XC2S50E-6TQ144I Xilinx Inc, XC2S50E-6TQ144I Datasheet - Page 35

no-image

XC2S50E-6TQ144I

Manufacturer Part Number
XC2S50E-6TQ144I
Description
FPGA Spartan®-IIE Family 50K Gates 1728 Cells 357MHz 0.15um Technology 1.8V 144-Pin TQFP
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC2S50E-6TQ144I

Package
144TQFP
Family Name
Spartan®-IIE
Device Logic Cells
1728
Device Logic Units
384
Device System Gates
50000
Maximum Internal Frequency
357 MHz
Typical Operating Supply Voltage
1.8 V
Maximum Number Of User I/os
102
Ram Bits
32768

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S50E-6TQ144I
Manufacturer:
RENESAS
Quantity:
30 000
Part Number:
XC2S50E-6TQ144I
Manufacturer:
XILINX
0
Switching Characteristics
Internal timing parameters are derived from measuring
internal test patterns. Listed below are representative val-
ues. For more specific, more precise, and worst-case guar-
anteed data, use the values reported by the static timing
analyzer (TRACE in the Xilinx Development System) and
Global Clock Input to Output Delay for LVTTL, with DLL (Pin-to-Pin)
Global Clock Input to Output Delay for LVTTL, without DLL (Pin-to-Pin)
DS077-3 (v2.3) June 18, 2008
Product Specification
Notes:
1.
2.
3.
4.
Notes:
1.
2.
3.
Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and
where all accessible IOB and CLB flip-flops are clocked by the global clock net.
Output timing is measured at 1.4V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values.
For other I/O standards and different loads, see the tables
page
DLL output jitter is already included in the timing calculation.
For data output with different standards, adjust delays with the values shown in
Standards(1), page
Global Clock Input Adjustments, page
Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and
where all accessible IOB and CLB flip-flops are clocked by the global clock net.
Output timing is measured at 1.4V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values.
For other I/O standards and different loads, see the tables
page
For data output with different standards, adjust delays with the values shown in
Standards(1), page
Global Clock Input Adjustments, page
T
Symbol
Symbol
ICKOFDLL
T
ICKOF
41.
41.
R
LVTTL global clock input to output delay using
output flip-flop for LVTTL, 12 mA, fast slew rate,
with DLL.
LVTTL global clock input to output
delay using output flip-flop for
LVTTL, 12 mA, fast slew rate,
without DLL.
40. For a global clock input with standards other than LVTTL, adjust delays with values from the
40. For a global clock input with standards other than LVTTL, adjust delays with values from the
Description
Description
42.
42.
www.xilinx.com
Constants for Calculating TIOOP
Constants for Calculating TIOOP
Spartan-IIE FPGA Family: DC and Switching Characteristics
XC2S100E
XC2S150E
XC2S200E
XC2S300E
XC2S400E
XC2S600E
XC2S50E
back-annotated to the simulation netlist. All timing parame-
ters assume worst-case operating conditions (supply volt-
age and junction temperature). Values apply to all
Spartan-IIE devices unless otherwise noted.
Device
Min
1.0
All
IOB Output Delay Adjustments for Different
IOB Output Delay Adjustments for Different
Min
1.5
1.5
1.5
1.5
1.5
1.5
1.6
All
Speed Grade
(1)
and
and
Speed Grade
Max
3.1
-7
Delay Measurement Methodology,
Delay Measurement Methodology,
(1)
Max
4.4
4.4
4.5
4.5
4.5
4.6
4.7
-7
Max
3.1
-6
Max
4.6
4.6
4.7
4.7
4.7
4.8
4.9
-6
I/O Standard
I/O Standard
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
35

Related parts for XC2S50E-6TQ144I