XC5VLX85T-1FF1136C Xilinx Inc, XC5VLX85T-1FF1136C Datasheet - Page 380

FPGA Virtex®-5 Family 82944 Cells 65nm (CMOS) Technology 1V 1136-Pin FCBGA

XC5VLX85T-1FF1136C

Manufacturer Part Number
XC5VLX85T-1FF1136C
Description
FPGA Virtex®-5 Family 82944 Cells 65nm (CMOS) Technology 1V 1136-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX85T-1FF1136C

Package
1136FCBGA
Family Name
Virtex®-5
Device Logic Units
82944
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
480
Ram Bits
3981312
Number Of Logic Elements/cells
82944
Number Of Labs/clbs
6480
Total Ram Bits
3981312
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
122-1586 - BOARD EVAL FOR VIRTEX-5 ML555HW-AFX-FF1136-500-G - BOARD DEV VIRTEX 5 FF1136
Number Of Gates
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX85T-1FF1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX85T-1FF1136C
Manufacturer:
XILINX
0
Part Number:
XC5VLX85T-1FF1136C
Manufacturer:
XILINX
Quantity:
350
Chapter 8: Advanced SelectIO Logic Resources
380
Timing Characteristics of 4:1 DDR 3-State Controller Serialization
The second word IJKLMNOP is sampled into the master and slave OSERDES from the D1–
D6 and D3–D4 inputs, respectively.
Clock Event 4
Between Clock Events 3 and 4, the entire word ABCDEFGH is transmitted serially on OQ,
a total of eight bits transmitted in one CLKDIV cycle.
The data bit I appears at OQ four CLK cycles after IJKLMNOP is sampled into the
OSERDES. This latency is consistent with the
OSERDES latency of four CLK cycles.
The operation of a 3-State Controller is illustrated in
case shown in a bidirectional system where the IOB must be frequently 3-stated.
X-Ref Target - Figure 8-19
OBUFT.O
CLKDIV
Figure 8-19: OSERDES Data Flow and Latency in 4:1 DDR Mode
CLK
OQ
TQ
D1
D2
D3
D4
T1
T2
T3
T4
www.xilinx.com
1
1
1
1
A
B
C
D
Event 1
Clock
A B C D E F G H
G
E
H
F
0
0
1
0
Table 8-10
Clock
Event 2
E F
Figure
K
J
L
I
listing of a 8:1 DDR mode
H
8-19. The example is a 4:1 DDR
I J K L
1
1
1
1
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
UG190_8_19_100307

Related parts for XC5VLX85T-1FF1136C