XC2V4000-5FF1152I Xilinx Inc, XC2V4000-5FF1152I Datasheet - Page 27

no-image

XC2V4000-5FF1152I

Manufacturer Part Number
XC2V4000-5FF1152I
Description
FPGA Virtex-II™ Family 4M Gates 51840 Cells 750MHz 0.15um/0.12um (CMOS) Technology 1.5V 1152-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-IIr
Datasheet

Specifications of XC2V4000-5FF1152I

Package
1152FCBGA
Family Name
Virtex-II™
Device Logic Units
51840
Device System Gates
4000000
Number Of Registers
46080
Maximum Internal Frequency
750 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
824
Ram Bits
2211840
Number Of Labs/clbs
5760
Total Ram Bits
2211840
Number Of I /o
824
Number Of Gates
4000000
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-BBGA, FCBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Logic Elements/cells
-
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2V4000-5FF1152I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2V4000-5FF1152I
Manufacturer:
XILINX
0
Sum of Products
Each Virtex-II slice has a dedicated OR gate named ORCY,
ORing together outputs from the slices carryout and the ORCY
from an adjacent slice. The ORCY gate with the dedicated
Sum of Products (SOP) chain are designed for implementing
LUTs and MUXCYs can implement large AND gates or
other combinatorial logic functions.
DS031-2 (v3.5) November 5, 2007
Product Specification
4
4
4
4
R
LUT
LUT
LUT
LUT
4
4
4
4
MUXCY
MUXCY
MUXCY
MUXCY
ORCY
Slice 1
Slice 0
V
CC
4
4
4
4
LUT
LUT
LUT
LUT
Figure 26: Wide-Input AND Gate (16 Inputs)
LUT
LUT
LUT
LUT
Figure 26
Figure 25: Horizontal Cascade Chain
MUXCY
MUXCY
MUXCY
MUXCY
ORCY
Slice 2
Slice 3
V
illustrates
CC
“0”
“0”
“0”
CLB
0
0
0
0
MUXCY
MUXCY
MUXCY
MUXCY
www.xilinx.com
V CC
1
1
1
1
4
4
4
4
Slice
Slice
large, flexible SOP chains. One input of each ORCY is con-
nected through the fast SOP chain to the output of the previous
ORCY in the same slice row. The second input is connected to
the output of the top MUXCY in the same slice, as shown in
Figure
LUT and MUXCY resources configured as a 16-input AND
gate.
LUT
LUT
LUT
LUT
OUT
25.
Virtex-II Platform FPGAs: Functional Description
MUXCY
MUXCY
MUXCY
MUXCY
ORCY
Slice 0
Slice 1
V
CC
16
4
4
4
4
LUT
LUT
LUT
LUT
AND
DS031_41_110600
MUXCY
MUXCY
MUXCY
MUXCY
OUT
ORCY
Slice 3
Slice 2
V
CC
CLB
ds031_64_110300
SOP
Module 2 of 4
19

Related parts for XC2V4000-5FF1152I