PIC18LF26K80-I/MM Microchip Technology, PIC18LF26K80-I/MM Datasheet - Page 237

ECAN, 64KB Flash, 4KB RAM, 16 MIPS, 12-bit ADC, CTMU 28 QFN-S 6x6mm TUBE

PIC18LF26K80-I/MM

Manufacturer Part Number
PIC18LF26K80-I/MM
Description
ECAN, 64KB Flash, 4KB RAM, 16 MIPS, 12-bit ADC, CTMU 28 QFN-S 6x6mm TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18LF26K80-I/MM

Core Processor
PIC
Core Size
8-Bit
Speed
64MHz
Connectivity
ECAN, I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.6K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-VQFN Exposed Pad
Processor Series
PIC18LF26K80
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3648 B
Interface Type
I2C, SPI
Maximum Clock Frequency
64 MHz
Number Of Programmable I/os
24
Number Of Timers
5
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
FIGURE 16-5:
16.5.5
When Timer3 gate value status is utilized, it is possible
to read the most current level of the gate control value.
The value is stored in the T3GVAL bit (T3GCON<2>).
The T3GVAL bit is valid even when the Timer3 gate is
not enabled (TMR3GE bit is cleared).
 2011 Microchip Technology Inc.
TMR3GIF
TMR3GE
T3GSPM
T3DONE
T3GPOL
T3GGO/
T3GVAL
T3G_IN
T3GTM
Timer3
T3CKI
TIMER3 GATE VALUE STATUS
TIMER3 GATE SINGLE PULSE AND TOGGLE COMBINED MODE
N
Cleared by Software
Set by Software
Counting Enabled on
Rising Edge of T3G
Preliminary
N + 1
PIC18F66K80 FAMILY
Falling Edge of T3GVAL
N + 2
16.5.6
When the Timer3 gate event interrupt is enabled, it is
possible to generate an interrupt upon the completion
of a gate event. When the falling edge of T3GVAL
occurs, the TMR3GIF flag bit in the PIR2 register will be
set. If the TMR3GIE bit in the PIE2 register is set, then
an interrupt will be recognized.
The TMR3GIF flag bit operates even when the Timer3
gate is not enabled (TMR3GE bit is cleared).
Set by Hardware on
N + 3
TIMER3 GATE EVENT INTERRUPT
N + 4
Cleared by Hardware on
Falling Edge of T3GVAL
DS39977C-page 237
Cleared by
Software

Related parts for PIC18LF26K80-I/MM