STM32F217ZET6 STMicroelectronics, STM32F217ZET6 Datasheet - Page 30

no-image

STM32F217ZET6

Manufacturer Part Number
STM32F217ZET6
Description
MCU ARM 512KB FLASH 144LQFP
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32F217ZET6

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
120MHz
Connectivity
CAN, Ethernet, I²C, IrDA, LIN, MMC, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
114
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
132K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 24x12b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11188

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F217ZET6
Manufacturer:
STMicroelectronics
Quantity:
25
Part Number:
STM32F217ZET6
Manufacturer:
ST
0
Part Number:
STM32F217ZET6
0
Company:
Part Number:
STM32F217ZET6
Quantity:
34
Company:
Part Number:
STM32F217ZET6
Quantity:
870
Description
2.2.35
2.2.36
30/158
suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock
that is generated by a PLL connected to the HSE oscillator. The major features are:
Audio PLL (PLLI2S)
The devices feature an additional dedicated PLL for audio I
achieve error-free I
performance, while using USB peripherals.
The PLLI2S configuration can be modified to manage an I
disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.
The audio PLL can be programmed with very low error to obtain sampling rates ranging
from 8 kHz to 192 kHz.
In addition to the audio PLL, a master clock input pin can be used to synchronize the I2S
flow with an external PLL (or Codec output).
Digital camera interface (DCMI)
The camera interface is not available in STM32F215xx devices.
STM32F217xx products embed a camera interface that can connect with camera modules
and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The
camera interface can sustain up to 27 Mbyte/s at 27 MHz or 48 Mbyte/s at 48 MHz. It
features:
Combined Rx and Tx FIFO size of 1024× 35 bits with dynamic FIFO sizing
Supports the session request protocol (SRP) and host negotiation protocol (HNP)
6 bidirectional endpoints
12 host channels with periodic OUT support
Internal FS OTG PHY support
External FS OTG PHY support through an I
External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is
connected to the microcontroller ULPI port through 12 signals. It can be clocked using
the 60 MHz output.
Internal USB DMA
HNP/SNP/IP inside (no need for any external resistor)
For OTG/Host modes, a power switch is needed in case bus-powered devices are
connected
Programmable polarity for the input pixel clock and synchronization signals
Parallel data communication can be 8-, 10-, 12- or 14-bit
Supports 8-bit progressive video monochrome or raw Bayer format, YCbCr 4:2:2
progressive video, RGB 565 progressive video or compressed data (like JPEG)
Supports continuous mode or snapshot (a single frame) mode
Capability to automatically crop the image
2
S sampling clock accuracy without compromising on the CPU
Doc ID 17050 Rev 4
2
C connection
2
S sample rate change without
2
S application. It allows to
STM32F215xx, STM32F217xx

Related parts for STM32F217ZET6