CY7B991V-2JC Cypress Semiconductor Corp, CY7B991V-2JC Datasheet - Page 11

IC CLK BUFF SKEW 8OUT 32PLCC

CY7B991V-2JC

Manufacturer Part Number
CY7B991V-2JC
Description
IC CLK BUFF SKEW 8OUT 32PLCC
Manufacturer
Cypress Semiconductor Corp
Type
Buffer/Driverr
Series
RoboClock™r
Datasheet

Specifications of CY7B991V-2JC

Number Of Circuits
1
Package / Case
32-PLCC
Ratio - Input:output
8:8
Differential - Input:output
Yes/Yes
Input
3-State
Output
LVTTL
Frequency - Max
80MHz
Voltage - Supply
2.97 V ~ 3.63 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Frequency-max
80MHz
Output Frequency Range
3.75 MHz to 80 MHz
Supply Voltage (max)
3.63 V
Supply Voltage (min)
2.97 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1382

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7B991V-2JC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B991V-2JC
Manufacturer:
CYP
Quantity:
20 000
Part Number:
CY7B991V-2JC CS5278
Manufacturer:
MMI
Quantity:
12
Part Number:
CY7B991V-2JCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7B991V-2JCT*
Manufacturer:
RICHTEK
Quantity:
3 000
Figure 8 shows the CY7B991V connected in series to con-
struct a zero-skew clock distribution tree between boards. De-
lays of the downstream clock buffers can be programmed to
compensate for the wire length (i.e., select negative skew
equal to the wire delay) necessary to connect them to the mas-
Document #: 38-07141 Rev. **
DISTRIBUTION
SYSTEM
CLOCK
20–MHz
CLOCK
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
Figure 8. Board-to-Board Clock Distribution
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
Figure 7. Multi-Function Clock Driver
REF
REF
ter clock source, approximating a zero-delay clock tree. Cas-
caded clock buffers will accumulate low-frequency jitter be-
cause of the non-ideal filtering characteristics of the PLL filter.
It is recommended that not more than two clock buffers be
connected in series.
SKEWED –3.125 ns (–4t
80-MHz
L4
L1
ZERO SKEW
L2
L3
INVERTED
80-MHz
20-MHz
80-MHz
Z
0
U
)
Z
FB
REF
FS
4F0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
0
Z
Z
0
Z
0
0
Z
Z
Z
0
0
0
4Q0
4Q1
3Q0
3Q1
2Q0
2Q1
1Q0
1Q1
3.3V RoboClock
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
LOAD
7B991V–14
CY7B991V
Page 11 of 13
LOAD
7B991V–15
LOAD

Related parts for CY7B991V-2JC