CY28411ZXC Cypress Semiconductor Corp, CY28411ZXC Datasheet - Page 11

IC CLOCK GEN ALVISO 56TSSOP

CY28411ZXC

Manufacturer Part Number
CY28411ZXC
Description
IC CLOCK GEN ALVISO 56TSSOP
Manufacturer
Cypress Semiconductor Corp
Type
Fanout Distribution, Spread Spectrum Clock Generatorr
Datasheet

Specifications of CY28411ZXC

Pll
Yes
Input
LVTTL, Crystal
Output
Clock
Number Of Circuits
1
Ratio - Input:output
7:20
Differential - Input:output
No/Yes
Frequency - Max
266MHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
56-TSSOP II
Frequency-max
100MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CY28411ZXC
Quantity:
350
Part Number:
CY28411ZXC-1
Manufacturer:
CY
Quantity:
42
Part Number:
CY28411ZXC-1
Manufacturer:
CY
Quantity:
880
Document #: 38-07594 Rev. *B
PCI_STP# Assertion
The PCI_STP# signal is an active LOW input used for
synchronous stopping and starting the PCI outputs while the
rest of the clock generator continues to function. The set-up
PCI_STP# Deassertion
The deassertion of the PCI_STP# signal will cause all PCI and
stoppable PCIF clocks to resume running in a synchronous
manner within two PCI clock periods after PCI_STP# transi-
tions to a high level.
Note:
1. The PCI STOP function is controlled by two inputs. One is the device PCI_STP# pin number 34 and the other is SMBus byte 0 bit 3. These two inputs are logically
OR’ed. If either the external pin or the internal SMBus register bit is set low then the stoppable PCI clocks will be stopped in a logic low state. Reading SMBus
Byte 0 Bit 3 will return a 0 value if either of these control bits are set LOW thereby indicating the device’s stoppable PCI clocks are not running.
CPUC(Free Running)
CPUT(Free Running)
CPUC(Stoppable)
CPUT(Stoppable)
CPU_STOP#
SRC 100MHz
SRC 100MHz
PCI_STP#
PCI_STP#
DOT96T
DOT96C
[1]
PCI_F
PCI_F
PD
PCI
PCI
Figure 8. CPU_STP# = Hi-Z, CPU_PD = Hi-Z, DOT_PD = tHi-Z
Figure 10. PCI_STP# Deassertion Waveform
Tsu
Tsu
Figure 9. PCI_STP# Assertion Waveform
Tdrive_SRC
time for capturing PCI_STP# going LOW is 10 ns (t
Figure 9.) The PCIF clocks will not be affected by this pin if
their corresponding control bit in the SMBus register is set to
allow them to be free running.
1.8mS
CY28411
Page 11 of 19
SU
). (See
[+] Feedback

Related parts for CY28411ZXC