DS1077LU-40 Maxim Integrated Products, DS1077LU-40 Datasheet - Page 7

ECONOSCILL 2WIRE 40MHZ 8-USOP

DS1077LU-40

Manufacturer Part Number
DS1077LU-40
Description
ECONOSCILL 2WIRE 40MHZ 8-USOP
Manufacturer
Maxim Integrated Products
Series
EconOscillator™r
Type
Oscillator, Fixed Frequency, Dualr
Datasheet

Specifications of DS1077LU-40

Mfg Application Notes
DS1077L Application Notes
Frequency
40MHz
Voltage - Supply
2.7 V ~ 3.6 V
Current - Supply
15mA
Operating Temperature
-40°C ~ 85°C
Package / Case
8-MSOP, Micro8™, 8-uMAX, 8-uSOP,
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Count
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS1077LU-40
Manufacturer:
MAXIM/美信
Quantity:
20 000
TABLE 5
*Default Condition
BUS WORD
*These bits are reserved and must be set to zero.
A0, A1, A2
These are the device select bits that determine the address of the device.
WC
This bit determines when/if the EEPROM is written to after register contents have been changed.
If WC = 0, the EEPROM is automatically written after a write register command.
If WC = 1, the EEPROM is only written when the WRITE command is issued.
Regardless of the value of the WC bit, when the BUS register (A0, A1, A2) is written, the current value in
all registers (DIV, MUX, and BUS) are immediately written to the EEPROM.
2-WIRE SERIAL DATA BUS
The DS1077L supports a bidirectional 2-wire bus and data transmission protocol. A device that sends data
onto the bus is defined as a transmitter, and a device receiving data as a receiver. The device that controls
the message is called a “master.” The devices that are controlled by the master are “slaves.” The bus must
be controlled by a master device that generates the serial clock (SCL), controls the bus access, and
generates the START and STOP conditions. The DS1077L operates as a slave on the 2-wire bus.
Connections to the bus are made via the open-drain I/O lines, SDA and SCL. A pullup resistor (5k) is
connected to SDA.
The following bus protocol has been defined (see Figure 2):
§ Data transfer may be initiated only when the bus is not busy.
§ During data transfer, the data line must remain stable whenever the clock line is high. Changes in
Factory Default
the data line while the clock line is high will be interpreted as control signals.
0 000 000 000
0 0 00 0 00 001
1 111 111 111
BIT VALUE
NAME
*
0*
DIVISOR (N)
1025
2
3
0*
0*
7 of 21
0*
WC
0
(Default Setting WC = 0)
(Default Setting = 000)
A2
0
A1
0
A0
0

Related parts for DS1077LU-40