MCP3553-E/MS Microchip Technology, MCP3553-E/MS Datasheet - Page 23

IC ADC 22BIT 2.7V 1CH SPI 8MSOP

MCP3553-E/MS

Manufacturer Part Number
MCP3553-E/MS
Description
IC ADC 22BIT 2.7V 1CH SPI 8MSOP
Manufacturer
Microchip Technology
Datasheets

Specifications of MCP3553-E/MS

Package / Case
8-TSSOP, 8-MSOP (0.118", 3.00mm Width)
Number Of Bits
22
Sampling Rate (per Second)
60
Data Interface
Serial, SPI™
Number Of Converters
1
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Architecture
Delta-Sigma
Conversion Rate
0.06 KSPs
Input Type
Voltage
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
MCP355XDV-MS1 - BOARD DEV SENSOR APP MCP355XMCP355XDM-TAS - BOARD DEMO TINY APP SNSR MCP355X
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
5.3
If a rising edge of Chip Select (CS) occurs during t
a subsequent conversion will not take place and the
device will enter low-power Shutdown mode after
t
Conversion mode. This operation is demonstrated in
Figure
same conversion that detected a rising edge, as in
Figure
must be read during sleep mode, with CSN low, and will
be lost as soon as the part enters in shutdown mode
(with a rising edge of CSN). After the final data bit has
been clocked out on the 25th clock, the SDO/RDY pin
will go active-high.
5.3.1
At every falling edge of CS during the internal
conversion, the state of the internal conversion is
latched on the SDO/RDY pin to give ready or busy
information. A High state means the device is currently
performing an internal conversion and data cannot be
clocked out. A Low state means the device has finished
its conversion and the data is ready for retrieval on the
falling edge of SCK. This operation is demonstrated in
Figure
Single Conversion mode with the first rising edge of
CS.
FIGURE 5-4:
Conversion Mode.
© 2009 Microchip Technology Inc.
CONV
SDO/RDY
Note:
Int. Osc
CS
5-2. Note that a falling edge of CS during the
5-2, will not initiate a new conversion. The data
5-4. Note that the device has been put into
completes. This is referred to as Single
Single Conversion Mode
READY FUNCTION OF SDO/RDY
PIN, SINGLE CONVERSION MODE
The Ready state is latched on each falling
edge of CS and will not dynamically
update if CS is held low. CS must be
toggled high through low.
t
CONV
RDY Functionality in Single
Hi-Z
CONV
,
5.4
If no rising edge of CS occurs during any given
conversion per
will take place and the contents of the previous conver-
sion will be overwritten. This operation is demonstrated
in
to be clocked out, the output buffer is not refreshed until
all 24 bits have been clocked. A complete read must
occur in order to read the next conversion in this mode.
The subsequent conversion data to be read will then be
the most recent conversion. The conversion time is
fixed and cannot be shortened by the rising edge of CS.
This rising edge will place the part in Shutdown mode
and all conversion data will be lost.
The transfer of data from the SINC filter to the output
buffer is demonstrated in
conversion data is not clocked out of the device, it will
be lost and replaced by the new conversion. When the
device is in Continuous Conversion mode, the most
recent conversion data is always present at the output
register for data retrieval.
FIGURE 5-5:
Conversion Mode Data.
If a conversion is in process, it cannot be terminated
with the rising edge of CS. SDO/RDY must first
transition to a Low state, which will indicate the end of
conversion.
SCK & SDO/RDY
Figure
Int. Osc
CS
Continuous Conversion Mode
5-5. Once conversion output data has started
t
Figure
CONV
Conversion B data is clocked
out of the device here.
MCP3550/1/3
A
Most Current Continuous
5-3, a subsequent conversion
Figure
t
CONV
B
5-5. If the previous
DS21950E-page 23
t
CONV
C

Related parts for MCP3553-E/MS