AD5726YRSZ-500RL7 Analog Devices Inc, AD5726YRSZ-500RL7 Datasheet - Page 6

IC DAC 12BIT QUAD SERIAL 16-SSOP

AD5726YRSZ-500RL7

Manufacturer Part Number
AD5726YRSZ-500RL7
Description
IC DAC 12BIT QUAD SERIAL 16-SSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5726YRSZ-500RL7

Data Interface
Serial
Settling Time
9µs
Number Of Bits
12
Number Of Converters
4
Voltage Supply Source
Dual ±
Power Dissipation (max)
30mW Unipolar; 240mW Bipolar
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
16-SSOP
Resolution (bits)
12bit
Sampling Rate
111kSPS
Input Channel Type
Serial
Supply Current
1.25mA
Digital Ic Case Style
SSOP
No. Of Pins
16
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD5726
TIMING CHARACTERISTICS
AV
C
Table 4.
Parameter
t
t
t
t
t
t
t
t
t
t
1
2
Timing Diagrams
DS
DH
CH
CL
CSS
CSH
LD1
LD2
LDW
CLRW
Guaranteed by design and characterization, not production tested.
All input control signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.
L
= 200 pF. All specifications T
DD
SCLK
LDAC
SDIN
SCLK
LDAC
= +15 V or +5 V, AV
CS
V
SDIN
OUT
CS
t
CL
t
t
CSS
LD1
t
DS
Figure 3. Data Load Timing
A1
t
CSH
t
t
DH
t
CH
SS
LD2
= −15 V or −5 V or 0 V, GND = 0 V; V
Limit at T
5
5
13
13
13
13
20
20
20
20
A0
MIN
t
LDW
to T
X
t
S
MIN
MAX
, T
, unless otherwise noted.
X
MAX
±1LSB
D11
Figure 2. Data Load Sequence
D10
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Rev. B | Page 6 of 20
D9
REFP
1, 2
Description
Data setup time
Data hold time
Clock pulse width high
Clock pulse width low
Select time
Deselect delay
Load disable time
Load delay
Load pulse width
Clear pulse width
D8
= +10 V or +2.5 V; V
CLRSEL
V
CLR
OUT
D4
D3
REFN
= −10 V or −2.5 V or 0 V, R
Figure 4. Clear Timing
D2
D1
t
CLRW
D0
t
t
S
CSH
t
LD2
±1LSB
LOAD
= 2 kΩ,

Related parts for AD5726YRSZ-500RL7