STM32W108HBU6 STMicroelectronics, STM32W108HBU6 Datasheet - Page 95

no-image

STM32W108HBU6

Manufacturer Part Number
STM32W108HBU6
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32W108HBU6

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.18V
Operating Supply Voltage (typ)
1.25V
Operating Supply Voltage (max)
1.32V
Package Type
VFQFPN EP
Pin Count
40
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108HBU6
Manufacturer:
ST
0
Part Number:
STM32W108HBU61TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU63
Manufacturer:
ST
Quantity:
201
Part Number:
STM32W108HBU63TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU64
Manufacturer:
ST
0
Part Number:
STM32W108HBU64TR
Manufacturer:
TDK
Quantity:
30 000
Part Number:
STM32W108HBU64TR
Manufacturer:
ST
0
STM32W108CB, STM32W108HB
9.12
9.12.1
9.12.2
31
15
31
15
30
14
30
14
Universal asynchronous receiver / transmitter (UART)
registers
Refer to the SPI Master mode section for a description of the SCx_DATA register.
UART status register (SC1_UARTSTAT)
Address offset: 0xC848
Reset value:
UART configuration register (SC1_UARTCFG)
Address offset: 0xC85C
Reset value:
Bit 6 SC_UARTTXIDLE: This bit is set when both the transmit FIFO and the transmit serializer are
Bit 5 SC_UARTPARERR: This bit is set when the byte in the data register was received with a parity
Bit 4 SC_UARTFRMERR: This bit is set when the byte in the data register was received with a frame
Bit 3 SC_UARTRXOVF: This bit is set when the receive FIFO has been overrun. This occurs if a byte
Bit 2 SC_UARTTXFREE: This bit is set when the transmit FIFO has space for at least one byte.
Bit 1 SC_UARTRXVAL: This bit is set when the receive FIFO contains at least one byte.
Bit 0 SC_UARTCTS: This bit is set when both the transmit FIFO and the transmit serializer are
29
13
29
13
empty.
error. This bit is updated when the data register is read, and is cleared if the receive FIFO is
empty.
error. This bit is updated when the data register is read, and is cleared if the receive FIFO is
empty.
is received when the receive FIFO is full. This bit is cleared by reading the data register.
empty.
28
12
28
12
Reserved
Reserved
27
11
27
11
0x0000 0040
0x0000 0000
26
10
26
10
25
25
9
9
Doc ID 16252 Rev 7
24
24
8
8
Reserved
Reserved
23
23
7
7
SC_UA
SC_UA
RTAUT
RTTXI
DLE
22
22
rw
O
6
6
r
SC_UA
RTPAR
SC_UA
RTFLO
ERR
21
21
rw
W
5
5
r
RMER
ARTO
SC_U
ARTF
SC_U
DD
20
20
rw
R
4
4
r
SC_UA
SC_UA
RTPAR
RTRX
OVF
19
19
rw
3
3
r
SC_UA
SC_UA
RTTXF
RT2ST
REE
Serial interfaces
18
18
rw
P
2
2
r
SC_UA
RTRXV
SC_UA
RT8BI
17
AL
17
rw
1
1
T
r
95/208
SC_UA
RTCTS
SC_UA
RTRTS
16
16
rw
0
0
r

Related parts for STM32W108HBU6