XC2S150E-6FT256I Xilinx Inc, XC2S150E-6FT256I Datasheet - Page 19

SPARTAN FPGA 150000 GATE 1.8V

XC2S150E-6FT256I

Manufacturer Part Number
XC2S150E-6FT256I
Description
SPARTAN FPGA 150000 GATE 1.8V
Manufacturer
Xilinx Inc
Series
Spartan™-IIEr
Datasheet

Specifications of XC2S150E-6FT256I

Number Of Logic Elements/cells
3888
Number Of Labs/clbs
864
Total Ram Bits
49152
Number Of I /o
182
Number Of Gates
150000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
Q1280323

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2S150E-6FT256I
Manufacturer:
XILINX
0
Table 8: Boundary-Scan Instructions (Continued)
DS077-2 (v2.3) June 18, 2008
Product Specification
Boundary-Scan
USERCODE
RESERVED
TDI
Command
IDCODE
BYPASS
INTEST
JSTART
HIGHZ
IOB
IOB
IOB
IOB
IOB
IOB
IOB
R
IOB
Instruction Register
Code[4:0]
IOB
All other
Binary
00111
01000
01001
01010
01100
11111
codes
Register
Bypass
IOB
IOB
Figure 14: Spartan-IIE Family Boundary Scan Logic
Enables boundary-scan
Enables shifting out of
IOB
Disables output pins
Enables shifting out
INTEST operation
while enabling the
StartupClk is TCK
Clock the start-up
Enables BYPASS
Bypass Register
sequence when
Xilinx reserved
Description
USER code
instructions
ID Code
IOB
IOB
IOB
IOB
IOB
IOB
IOB
M
U
X
TDO
www.xilinx.com
IOB.Q
IOB.T
IOB.T
IOB.I
IOB.I
CAPTURE
SHIFT/
The public boundary-scan instructions are available prior to
configuration, except for USER1 and USER2. After configu-
ration, the public instructions remain available together with
any USERCODE instructions installed during the configura-
tion. While the SAMPLE/PRELOAD and BYPASS instruc-
tions are available during configuration, it is recommended
that boundary-scan operations not be performed during this
transitional period.
In addition to the test instructions outlined above, the
boundary-scan circuitry can be used to configure the
FPGA, and also to read back the configuration data.
To facilitate internal scan chains, the User Register provides
three outputs (Reset, Update, and Shift) that represent the
corresponding states in the boundary-scan internal state
machine.
Figure 14
scan logic. It includes three bits of Data Register per IOB,
the IEEE 1149.1 Test Access Port controller, and the
Instruction Register with decodes.
DATAOUT
DATA IN
CLOCK DATA
Spartan-IIE FPGA Family: Functional Description
REGISTER
1
0
1
0
1
0
1
0
1
0
is a diagram of the Spartan-IIE family boundary
D
D
D
D
D
Q
Q
Q
Q
Q
UPDATE
D
D
D
D
D
LE
LE
LE
LE
LE
sd
sd
sd
sd
sd
Q
Q
Q
Q
Q
0
1
1
0
1
0
0
1
1
0
EXTEST
DS001_09_032300
19

Related parts for XC2S150E-6FT256I