XC5VLX85T-1FFG1136I Xilinx Inc, XC5VLX85T-1FFG1136I Datasheet - Page 87

IC FPGA VIRTEX-5 85K 1136FBGA

XC5VLX85T-1FFG1136I

Manufacturer Part Number
XC5VLX85T-1FFG1136I
Description
IC FPGA VIRTEX-5 85K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX85T-1FFG1136I

Number Of Logic Elements/cells
82944
Number Of Labs/clbs
6480
Total Ram Bits
3981312
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1136-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX85T-1FFG1136I
Quantity:
240
Part Number:
XC5VLX85T-1FFG1136I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX85T-1FFG1136I
Manufacturer:
XILINX
0
Part Number:
XC5VLX85T-1FFG1136I
Manufacturer:
XILINX
Quantity:
350
Part Number:
XC5VLX85T-1FFG1136I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC5VLX85T-1FFG1136I
0
Part Number:
XC5VLX85T-1FFG1136I4060
Manufacturer:
XILINX
0
X-Ref Target - Figure 2-20
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
PSDONE
CLKFB
CLKFX
PSCLK
CLKIN
DO(0)
DO(1)
DO(2)
PSEN
DO(3)
Status Flags
The example in
shift overflow and CLKIN/CLKFB/CLKFX failure.
Clock Event 1
Prior to the beginning of this timing diagram, CLK0 (not shown) is already phase-
shifted at its maximum value. At clock event 1, PSDONE is asserted. However, since
the DCM has reached its maximum phase-shift capability no phase adjustment is
performed. Instead, the phase-shift overflow status pin DO(0) is asserted to indicate
this condition.
Clock Event 2
The CLKFX output stops toggling. Within 257 to 260 clock cycles after this event, the
CLKFX stopped status DO(2) is asserted to indicate that the CLKFX output stops
toggling.
Clock Event 3
The CLKFB input stops toggling. Within 257 to 260 clock cycles after this event, the
CLKFB stopped status DO(3) is asserted to indicate that the CLKFB output stops
toggling.
Clock Event 4
The CLKIN input stops toggling. Within 9 clock cycles after this event, DO(1) is
asserted to indicate that the CLKIN output stops toggling.
1
2
Figure 2-20: Status Flags Example
Figure 2-20
www.xilinx.com
shows the behavior of the status flags in the event of a phase-
3
257 - 260 Cycles
4
DCM Timing Models
ug190_2_21_042406
87

Related parts for XC5VLX85T-1FFG1136I