CY7C1339B-133AI Cypress Semiconductor Corp, CY7C1339B-133AI Datasheet

no-image

CY7C1339B-133AI

Manufacturer Part Number
CY7C1339B-133AI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1339B-133AI

Density
4Mb
Access Time (max)
4ns
Operating Supply Voltage (typ)
3.3V
Package Type
TQFP
Operating Temp Range
-40C to 85C
Supply Current
375mA
Operating Supply Voltage (min)
3.13V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Word Size
32b
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1339B-133AI
Manufacturer:
CYPRESS
Quantity:
1 831
Cypress Semiconductor Corporation
Document #: 38-05141 Rev. *A
Features
Functional Description
The CY7C1339B is a 3.3V, 128K by 32 synchronous-pipelined
cache SRAM designed to support zero wait state secondary
cache with minimal glue logic.
Logic Block Diagram
• Supports 100-MHz bus for Pentium and PowerPC
• Fully registered inputs and outputs for pipelined
• 128K × 32 common I/O architecture
• 3.3V core power supply
• 2.5V / 3.3V I/O operation
• Fast clock-to-output times
• User-selectable burst counter supporting Intel
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP and 119-ball
• “ZZ” Sleep Mode and Stop Clock options
operations with zero wait states
operation
Pentium interleaved or linear burst sequences
BGA packages
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 5.5 ns (for 100-MHz device)
ADSC
ADSP
A
BW
BWE
CE
CE
CE
ADV
[16:0]
GW
BW
CLK
BW
BW
OE
ZZ
0
1
2
3
2
1
3
17
128K x 32 Synchronous Pipelined Cache RAM
(A
MODE
[1;0]
)
3901 North First Street
15
2
CE
CE
CLR
D
D
D
D
D
D
CE
D
ENABLE DELAY
CLK
CLK
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
DQ[23:16]
REGISTER
DQ[31:24]
REGISTER
COUNTER
REGISTER
DQ[15:8]
CONTROL
ADDRESS
DQ[7:0]
ENABLE
SLEEP
BURST
Q
Q
Q
Q
Q
Q
Q
Q
Q
0
1
15
The CY7C1339B I/O pins can operate at either the 2.5V or the
3.3V level; the I/O pins are 3.3V-tolerant when V
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock.
Maximum access delay from the clock rise is 3.5 ns (166-MHz
device).
The CY7C1339B supports either the interleaved burst
sequence used by the Intel Pentium processor or a linear burst
sequence used by processors such as the PowerPC. The
burst sequence is selected through the MODE pin. Accesses
can be initiated by asserting either the Processor Address
Strobe (ADSP) or the Controller Address Strobe (ADSC) at
clock rise. Address advancement through the burst sequence
is controlled by the ADV input. A two-bit on-chip wraparound
burst counter captures the first address in a burst sequence
and automatically increments the address for the rest of the
burst access.
Byte Write operations are qualified with the four Byte Write
Select (BW
all Byte Write inputs and writes data to all four bytes. All Writes
are conducted with on-chip synchronous self-timed Write
circuitry.
Three synchronous Chip Selects (CE
asynchronous Output Enable (OE) provide for easy bank
selection and output three-state control. In order to provide
proper data during depth expansion, OE is masked during the
first clock of a Read cycle when emerging from a deselected
state.
[3:0]
San Jose
) inputs. A Global Write Enable (GW) overrides
17
CLK
REGISTERS
OUTPUT
CA 95134
32
128K × 32
MEMORY
ARRAY
Revised March 27, 2002
1
, CE
CY7C1339B
CLK
2
REGISTERS
, CE
408-943-2600
INPUT
DDQ
32
3
DQ
) and an
= 2.5V.
[31:0]

Related parts for CY7C1339B-133AI

CY7C1339B-133AI Summary of contents

Page 1

... ZZ Cypress Semiconductor Corporation Document #: 38-05141 Rev. *A The CY7C1339B I/O pins can operate at either the 2.5V or the 3.3V level; the I/O pins are 3.3V-tolerant when V All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock ...

Page 2

... DQ BYTE2 SSQ V DDQ DDQ V SSQ BYTE3 SSQ V DDQ Document #: 38-05141 Rev. *A 7C1339B-166 7C1339B-133 3.5 4.0 420 375 100-pin TQFP 14 15 CY7C1339B CY7C1339B 7C1339B-100 Unit 5.5 ns 325 DDQ V 76 SSQ BYTE1 SSQ V 70 DDQ DDQ 60 V SSQ BYTE0 SSQ V 54 DDQ ...

Page 3

... Pin Configurations (continued Document #: 38-05141 Rev. *A 119-ball BGA CY7C1339B (128K × 32 ADSP DDQ ADSC DDQ ADV DDQ CLK BWE DDQ MODE DNU DNU DNU DDQ CY7C1339B DDQ DDQ DDQ DDQ DNU NC V DDQ Page ...

Page 4

... When ADSP and [1:0] are also loaded into the burst counter. When ADSP and [1:0] during the previous clock rise of the Read cycle. The direction of the pins is controlled CY7C1339B , CE , and CE are sampled active and BWE). ...

Page 5

... Write is conducted, only the selected bytes are written. Bytes not selected during a Byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations. Because the CY7C1339B is a common I/O device, the Output Enable (OE) must be deserted HIGH before presenting data to the DQ drivers safety precaution, DQ three-stated whenever a Write cycle is detected, regardless of the state of OE ...

Page 6

... The device must be deselected prior to entering the “sleep” mode remain inactive for the duration returns LOW. Description Test Conditions ZZ > > < 0. ADSP CY7C1339B , ADSP, and ADSC must after the ZZ input ZZREC Min. Max. – 0. – 0. CYC 2t CYC ADSC ADV ...

Page 7

... OE is asynchronous and is not sampled with the clock rise masked internally during Write cycles. During a Read cycle DQ = High-Z when OE is inactive or when the device is deselected, and DQ = data when OE is active. Document #: 38-05141 Rev BWE [3:0]. CY7C1339B Writes may occur only on subsequent clocks ...

Page 8

... IN IN DDQ 7.5-ns cycle, 133 MHz 1/t MAX CYC 10-ns cycle, 100 MHz Max Device Deselected, DD ≥ V ≤ CY7C1339B Ambient [8] Temperature 2.5V −5% 0°C to +70°C 3.3V −5%/+10% 3.3V /+10% –40°C to +85°C Min. Max. 3.135 3.6 2.375 3.6 2.4 2.0 ...

Page 9

... MHz 3. 3.3V DDQ R= 317/1667 Ω 3.3/2.5V OUTPUT 351/1538 Ω DDQ DDQ INCLUDING JIG AND (b) SCOPE Test Conditions Symbol CY7C1339B TQFP Max. BGA Max [10] ALL INPUT PULSES 3.0/2.5V 90% 10% GND ≤ 1V/ns (c) TQFP Typ. BGA 41.83 47.63 9.99 11.71 Unit pF ...

Page 10

... Shown in (a) and ( test loads diagram less than t and t is less than t EOHZ EOLZ CHZ CLZ CY7C1339B -133 -100 Max. Min. Max. Min. 7.5 10 1.9 3.5 1.9 3.5 1.5 1.5 0.5 0.5 3.5 4 ...

Page 11

... WDx stands for Write Data to Address X. Document #: 38-05141 Rev. *A Burst Write ADSP ignored with CE CL WD2 masks ADSP UNDEFINED = DON’T CARE , and GW to define a Write cycle (see Write Cycle Descriptions table). CY7C1339B Pipelined Write Unselected inactive 1 ADSC initiated Write WD3 Unselected with CE 2 High Page ...

Page 12

... RDx stands for Read Data from Address X. Document #: 38-05141 Rev. *A Burst Read ADSP ignored with Suspend Burst ADH RD2 OEHZ t DOH CLZ = DON’T CARE = UNDEFINED CY7C1339B Unselected Pipelined Read inactive 1 ADSC initiated Read RD3 masks ADSP Unselected with CHZ 2 Page ...

Page 13

... Data bus is driven by SRAM, but data is not guaranteed. Document #: 38-05141 Rev. *A Single Write Burst Read ADSP ignored with ADH RD3 masks ADSP OEHZ t DS See Note Out Out In = DON’T CARE = UNDEFINED CY7C1339B Unselected Pipelined Read inactive DOH Out Out Out Out t CHZ Page ...

Page 14

... LOW CE 2 HIGH I/Os Notes: 18. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 19. I/Os are in three-state when exiting ZZ sleep mode. Document #: 38-05141 Rev ZZS I (active DDZZ Three-state Three-state CY7C1339B t ZZREC Page ...

Page 15

... Ordering Information Speed (MHz) Ordering Code 166 CY7C1339B-166AC CY7C1339B-166BGC 133 CY7C1339B-133AC CY7C1339B-133BGC CY7C1339B-133AI CY7C1339B-133BGI 100 CY7C1339B-100AC CY7C1339B-100BGC CY7C1339B-100AI CY7C1339B-100BGI Package Diagrams 100-pin Thin Plastic Quad Flatpack ( 1.4 mm) A101 Document #: 38-05141 Rev. *A Package Name Package Type A101 100-lead Thin Quad Flat Pack ...

Page 16

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. 119-Lead PBGA ( 2.4 mm) BG119 CY7C1339B 51-85115-*A Page ...

Page 17

... Document Title: CY7C1339B 128K x 32 Synchronous Pipelined Cache RAM Document Number: 38-05141 Issue REV. ECN NO. Date ** 109885 09/15/01 *A 113899 03/29/02 Document #: 38-05141 Rev. *A Orig. of Change SZV Change from Spec number: 38-00936 to 38-05141 SKX Changed the JTAG pins on the BGA package to DNU pins. ...

Related keywords