CY7C343B-25HC Cypress Semiconductor Corporation., CY7C343B-25HC Datasheet

no-image

CY7C343B-25HC

Manufacturer Part Number
CY7C343B-25HC
Description
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Specifications of CY7C343B-25HC

Case
PLCC-44L

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C343B-25HC
Manufacturer:
CY
Quantity:
524
Part Number:
CY7C343B-25HC
Quantity:
288
Cypress Semiconductor Corporation
Document #: 38-03038 Rev. *B
Features
• 64 MAX macrocells in 4 LABs
• 8 dedicated inputs, 24 bidirectional I/O pins
• Programmable interconnect array
• Advanced 0.65-micron CMOS technology to increase
• Available in 44-pin HLCC, PLCC
• Lowest power MAX device
performance
Logic Block Diagram
I/O PINS
I/O PINS
15
16
17
18
19
20
22
23
2
4
5
6
7
8
11 INPUT
12 INPUT
13 INPUT
9 INPUT
MACROCELLS 25 - 32
MACROCELLS 7 - 16
LAB A
LAB B
MACROCELL 1
MACROCELL 2
MACROCELL 3
MACROCELL 4
MACROCELL 5
MACROCELL 6
MACROCELL 17
MACROCELL 18
MACROCELL 19
MACROCELL 20
MACROCELL 21
MACROCELL 22
MACROCELL 23
MACROCELL 24
3901 North First Street
(10, 21, 32, 43)
ALL NEW DESIGNS
(3, 14, 25, 36)
USE ULTRA37000
DEDICATED INPUTS
SYSTEM CLOCK
P
A
Functional Description
The CY7C343B is a high-performance, high-density erasable
programmable logic device, available in 44-pin PLCC and
HLCC packages.
The CY7C343B contains 64 highly flexible macrocells and 128
expander product terms. These resources are divided into four
Logic Array Blocks (LABs) connected through the Program-
mable Inter-connect Array (PIA). There are 8 input pins, one
that doubles as a clock pin when needed. The CY7C343B also
has 28 I/O pins, each connected to a macrocell (6 for LABs A
and C, and 8 for LABs B and D). The remaining 36 macrocells
are used for embedded logic.
The CY7C343B is excellent for a wide range of both
synchronous and asynchronous applications.
I
V
GND
CC
64-Macrocell MAX® EPLD
San Jose
TM
MACROCELLS57 - 64
MACROCELLS39 - 48
FOR
MACROCELL 56
MACROCELL 55
MACROCELL 54
MACROCELL 53
MACROCELL 52
MACROCELL 51
MACROCELL 50
MACROCELL 49
MACROCELL 38
MACROCELL 37
MACROCELL 36
MACROCELL 35
MACROCELL 34
MACROCELL 33
,
CA 95134
LAB D
LAB C
INPUT 35
INPUT/CLK 34
INPUT 33
INPUT 31
Revised April 9, 2004
1
44
42
41
40
39
38
37
30
29
28
27
26
24
CY7C343B
408-943-2600
I/O PINS
I/O PINS

Related parts for CY7C343B-25HC

CY7C343B-25HC Summary of contents

Page 1

... Logic Array Blocks (LABs) connected through the Program- mable Inter-connect Array (PIA). There are 8 input pins, one that doubles as a clock pin when needed. The CY7C343B also has 28 I/O pins, each connected to a macrocell (6 for LABs A and C, and 8 for LABs B and D). The remaining 36 macrocells are used for embedded logic ...

Page 2

... DC Output Current, per Pin DC Input Voltage Operating Range Range Commercial Industrial ............. –2.0V to+7.0V Military FOR CY7C343B I/O 39 I INPUT 35 INPUT/CLK 34 INPUT 33 GND 32 INPUT 31 I/O 30 I/O 29 7C343B- [1] ...................– +25 mA [1] .........................................– ...

Page 3

... O CC Description Test Conditions 1.0 MHz 0V 1.0 MHz OUT parameter refers to low-level TTL output current 464 250: INCLUDING JIG AND SCOPE (b) 1.75V FOR CY7C343B Min. Max. 5.25(5.5) [3] 2.4 0.45 2.0 V +0.3 CC –0.3 0.8 –10 +10 –40 +40 100 100 Max ALL INPUT PULSES 3 ...

Page 4

... Exposure to absolute maximum ratings conditions for extended periods of time may affect device reliability. The CY7C343B contains circuitry to protect device pins from high static voltages or electric fields; however, normal precautions should be taken to avoid applying any voltage higher than maximum rated voltages ...

Page 5

... SYSTEM CLOCK DELAY t ICS CLOCK DELAY t IC FEEDBACK DELAY t FD I/O DELAY t IO Figure 1. CY7C343B Internal Timing Model Over Operating Range Description Min. Com’l/Ind [4] Com’l/Ind Com’l/ Ind [3] Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind [5] Com’ ...

Page 6

... Com’l/Ind 4 Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind Com’l/Ind FOR CY7C343B 7C343B-25 7C343B-30 7C343B-35 Min. Max. Min. Max. Min ...

Page 7

... SYSTEM CLOCK AT REGISTER t RSU DATA FROM LOGIC ARRAY Document #: 38-03038 Rev. *B USE ULTRA37000 TM FOR ALL NEW DESIGNS AWL LATCH FD t PIA t ICS t RH CY7C343B t ZX HIGH IMPEDANCE STATE CLR PRE FD Page ...

Page 8

... External Asynchronous DEDICATED INPUTS OR REGISTERED FEEDBACK ASYNCHRONOUS CLOCK INPUT Document #: 38-03038 Rev. *B USE ULTRA37000 TM FOR ALL NEW DESIGNS EXP t /t PD1 PD2 CO1 AS1 CY7C343B LAC LAD t t COMB AWH AWL Page ...

Page 9

... Ordering Information Speed (ns) Ordering Code 25 CY7C343B-25HC/HI CY7C343B-25JC/JI 30 CY7C343B-30JC/JI 35 CY7C343B-35HC/HI CY7C343B-35JC/JI Package Diagrams Document #: 38-03038 Rev. *B USE ULTRA37000 TM FOR ALL NEW DESIGNS Package Name Package Type H67 44-Pin Windowed Leaded Chip Carrier J67 44-Lead Plastic Leaded Chip Carrier J67 44-Lead Plastic Leaded Chip Carrier ...

Page 10

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. USE ULTRA37000 TM FOR ALL NEW DESIGNS 44-Lead Plastic Leaded Chip Carrier J67 CY7C343B 51-85003-*A Page ...

Page 11

... Document History Page Document Title: CY7C343B 64-Macrocell Max ® EPLD Document Number: 38-03038 REV. ECN NO. Issue Date ** 106461 07/11/01 *A 122237 12/28/02 *B 213375 See ECN Document #: 38-03038 Rev. *B USE ULTRA37000 TM FOR ALL NEW DESIGNS Orig. of Change SZV Change from Spec Number: 38-00862 to 38-03038 RBI ...

Related keywords