IDT72801L12PF Integrated Device Technology, Inc., IDT72801L12PF Datasheet
IDT72801L12PF
Related parts for IDT72801L12PF
IDT72801L12PF Summary of contents
Page 1
... SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc. COMMERCIAL TEMPERATURE RANGE 1996 Integrated Device Technology, Inc For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391. DUAL CMOS SyncFIFO (clocked) FIFOs. The device is functionally equivalent to two ...
Page 2
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 each FIFO bank to improve memory utilization. If not pro- grammed, the programmable flags default to empty+7 for PAEA PAEB ...
Page 3
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 PIN DESCRIPTIONS The 72801/72811/72821/72831/72841s two FIFOs, referred to as FIFO A and FIFO B, are identical in every respect. The ...
Page 4
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 ABSOLUTE MAXIMUM RATINGS Symbol Rating V Terminal Voltage with TERM Respect to GND T Operating Temperature A T Temperature Under ...
Page 5
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 ELECTRICAL CHARACTERISTICS (Commercial 10 Symbol Parameter f Clock Cycle Frequency S t Data ...
Page 6
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 SIGNAL DESCRIPTIONS FIFO A and FIFO B are identical in every respect. The following description explains the interaction of input ...
Page 7
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 LDA WENA1 (1) WCLKA OPERATION ON FIFO A LDB WENB1 (1) WCLKB OPERATION ON FIFO Empty Offset ...
Page 8
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 OUTPUTS: FFA FFB FFA FFB FFA FFB Full Flag ( , ) — ( further write operations, when Array A ...
Page 9
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 RSA RSB ( ) RENA1 RENA2 , RENB1 RENB2 ( , ) WENA1 WENB1 ( ) LDA (1) WENA2/ LDB ...
Page 10
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 WCLKA (WCLKB) ( WENA1 WENB1 ( ) WENA2 (WENB2) (If ...
Page 11
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 RCLKA (RCLKB) t ENS RENA1 RENA2 , RENB1 RENB2 ( , ) EFA EFB ( ) ...
Page 12
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 WCLKA (WCLKB ( WENA1 WENB1 ( ) WENA2 (WENB2) (If ...
Page 13
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 WRITE WCLKA (WCLKB ( FFA FFB ( ) WENA1 ...
Page 14
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 WCLKA (WCLKB DATA WRITE 1 ( ENH ...
Page 15
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 CLKH WCLKA (WCLKB) WENA1 WENB1 ( WENA2 (WENB2) (If Applicable) PAFA PAFB ( ) RCLKA (RCLKB) RENA1 RENA2 , ...
Page 16
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 CLKH WCLKA (WCLKB) WENA1 WENB1 ( ) WENA2 (WENB2) (If Applicable) PAEA , n words in FIFO PAEB RCLKA ...
Page 17
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 CLKH WCLKA (WCLKB) t ENS LDA LDB ( ) WENA1 WENB1 ( ) ...
Page 18
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 OPERATING CONFIGURATIONS SINGLE DEVICE CONFIGURATION — When FIFO A ( Single Device Configuration, the Read Enable 2 ...
Page 19
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 TWO PRIORITY DATA BUFFER CONFIGURATION The two FIFOs contained in the IDT2801/72811/72821/ 72831/72841 can be used to prioritize two different ...
Page 20
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 BIDIRIECTIONAL CONFIGURATION The two FIFOs of the IDT2801/72811/72821/72831/72841 can be used to buffer data flow in two directions. In the ...
Page 21
DUAL CMOS SyncFIFO 256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9 DEPTH EXPANSION — IDT2801/72811/72821/72831/ 72841 can be adapted to applications that require greater than 256/512/1024/2048/4096 words. The existence of double ...