ATmega8A Atmel Corporation, ATmega8A Datasheet - Page 146

no-image

ATmega8A

Manufacturer Part Number
ATmega8A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega8A

Flash (kbytes)
8 Kbytes
Pin Count
32
Max. Operating Frequency
16 MHz
Cpu
8-bit AVR
# Of Touch Channels
12
Hardware Qtouch Acquisition
No
Max I/o Pins
23
Ext Interrupts
2
Usb Speed
No
Usb Interface
No
Spi
1
Twi (i2c)
1
Uart
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
1
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
2.7 to 5.5
Operating Voltage (vcc)
2.7 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Pwm Channels
3
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA8A
Manufacturer:
ATMEL
Quantity:
530
Part Number:
ATmega8A-AN
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-ANR
Manufacturer:
Atmel
Quantity:
2 034
Part Number:
ATmega8A-ANR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
NXP
Quantity:
1 001
Part Number:
ATmega8A-AU
Manufacturer:
ATM
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega8A-AU
Manufacturer:
ATMEL
Quantity:
1 000
Part Number:
ATmega8A-AU
Manufacturer:
Microchip
Quantity:
1 000
Part Number:
ATmega8A-AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Company:
Part Number:
ATmega8A-AU
Quantity:
10 000
Part Number:
ATmega8A-MNR
Manufacturer:
Atmel
Quantity:
9 939
Part Number:
ATmega8A-MU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega8A-PU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
19.6.4
19.6.5
19.6.6
Receiving Frames with
5 to 8 Data Bits
8159D–AVR–02/11
Parity Generator
Disabling the Transmitter
Data Reception – The USART Receiver
UDR in order to clear UDRE or disable the Data Register empty Interrupt, otherwise a new inter-
rupt will occur once the interrupt routine terminates.
The Transmit Complete (TXC) Flag bit is set one when the entire frame in the transmit Shift Reg-
ister has been shifted out and there are no new data currently present in the transmit buffer. The
TXC Flag bit is automatically cleared when a transmit complete interrupt is executed, or it can be
cleared by writing a one to its bit location. The TXC Flag is useful in half-duplex communication
interfaces (like the RS485 standard), where a transmitting application must enter Receive mode
and free the communication bus immediately after completing the transmission.
When the Transmit Compete Interrupt Enable (TXCIE) bit in UCSRB is set, the USART Transmit
Complete Interrupt will be executed when the TXC Flag becomes set (provided that global inter-
rupts are enabled). When the transmit complete interrupt is used, the interrupt handling routine
does not have to clear the TXC Flag, this is done automatically when the interrupt is executed.
The Parity Generator calculates the parity bit for the serial frame data. When parity bit is enabled
(UPM1 = 1), the Transmitter control logic inserts the parity bit between the last data bit and the
first stop bit of the frame that is sent.
The disabling of the Transmitter (setting the TXEN to zero) will not become effective until ongo-
ing and pending transmissions are completed (i.e., when the Transmit Shift Register and
Transmit Buffer Register do not contain data to be transmitted). When disabled, the Transmitter
will no longer override the TxD pin.
The USART Receiver is enabled by writing the Receive Enable (RXEN) bit in the UCSRB Regis-
ter to one. When the Receiver is enabled, the normal pin operation of the RxD pin is overridden
by the USART and given the function as the Receiver’s serial input. The baud rate, mode of
operation and frame format must be set up once before any serial reception can be done. If syn-
chronous operation is used, the clock on the XCK pin will be used as transfer clock.
The Receiver starts data reception when it detects a valid start bit. Each bit that follows the start
bit will be sampled at the baud rate or XCK clock, and shifted into the Receive Shift Register until
the first stop bit of a frame is received. A second stop bit will be ignored by the Receiver. When
the first stop bit is received (i.e., a complete serial frame is present in the Receive Shift Regis-
ter), the contents of the Shift Register will be moved into the receive buffer. The receive buffer
can then be read by reading the UDR I/O location.
The following code example shows a simple USART receive function based on polling of the
Receive Complete (RXC) Flag. When using frames with less than eight bits the most significant
ATmega8A
146

Related parts for ATmega8A