M40800 Atmel Corporation, M40800 Datasheet - Page 77

no-image

M40800

Manufacturer Part Number
M40800
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of M40800

Flash (kbytes)
0 Kbytes
Pin Count
100
Max. Operating Frequency
40 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
32
Ext Interrupts
32
Usb Speed
No
Usb Interface
No
Uart
2
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
8
Self Program Memory
NO
External Bus Interface
1
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
3
Input Capture Channels
3
32khz Rtc
No
Calibrated Rc Oscillator
No
3.3.3
ARM DDI 0029G
Internal cycles
Burst type
Word read
Word write
Halfword read
The possible burst types are listed in Table 3-2.
All accesses in a burst are of the same data width, direction, and protection type. For
more details, see Addressing signals on page 3-11.
Memory systems can often respond faster to a sequential access and can require a
shorter access time compared to a nonsequential access. An example of a burst access
is shown in Figure 3-3.
During an internal cycle, the ARM7TDMI processor does not require a memory access,
as an internal function is being performed, and no useful prefetching can be performed
at the same time.
nMREQ
D[31:0]
A[31:0]
MCLK
nRAS
nCAS
SEQ
Copyright © 1994-2001. All rights reserved.
Address increment
4 bytes
4 bytes
2 bytes
N-cycle
Cause
ARM7TDMIcore code fetches, or LDM instruction
STM instruction
Thumb code fetches
a
Figure 3-3 Sequential access cycles
a+4
S-cycle
Table 3-2 Burst types
Memory Interface
a+8
S-cycle
a+12
3-7

Related parts for M40800