DG428 Vishay, DG428 Datasheet - Page 11

no-image

DG428

Manufacturer Part Number
DG428
Description
Single 8-ch/differential 4-ch Latchable Analog Multiplexers
Manufacturer
Vishay
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DG428DJ
Quantity:
79
Part Number:
DG428DJ
Manufacturer:
NS
Quantity:
631
Part Number:
DG428DN
Manufacturer:
VISHAY/威世
Quantity:
20 000
Company:
Part Number:
DG428DN
Quantity:
50
Part Number:
DG428DN-E3
Manufacturer:
Vishay Siliconix
Quantity:
10 000
Part Number:
DG428DN-E3
Manufacturer:
VISHAY/威世
Quantity:
20 000
The internal structure of the DG428/DG429 includes a 5-V
logic interface with input protection circuitry followed by a latch,
level shifter, decoder and finally the switch constructed with
parallel n- and p-channel MOSFETs (see Figure 1).
The input protection on the logic lines A
control lines WR, RS shown in Figure 1 minimizes
susceptibility to ESD that may be encountered during handling
and operational transients.
The logic interface is a CMOS logic input with its supply voltage
from an internal +5 V reference voltage. The output of the input
inverter feeds the data input of a D type latch. The level
sensitive D latch continuously places the D
Q
latch operation. As soon as WR returns high the latch holds the
data last present on the D
Timing Requirements” table.
Following the latches the Q
decoded to provide proper drive levels for the CMOS switches.
This level shifting ensures full on/off switch operation for any
analog signal level between the V+ and V– supply rails.
The EN pin is used to enable the address latches during the
WR pulse. It can be hard wired to the logic supply or to V+ if one
of the channels will always be used (except during a reset) or
it can be tied to address decoding circuitry for memory mapped
operation. The RS pin is used as a master reset. All latches are
cleared regardless of the state of any other latch or control line.
The WR pin is used to transfer the state of the address control
lines to their latches, except during a reset or when EN is low
(see Truth Tables).
Document Number: 70063
S-52433—Rev. J, 06-Sep-99
X
output when the WR input is low, resulting in transparent
Processor
n
System
input, subject to the “Minimum Input
Bus
n
signals are level shifted and
Address
RESET
WRITE
Bus
X
0
Data Bus
, A
input signal on the
Address
Decoder
1
, A
2
, EN and
+5 V
FIGURE 10.Bus Interface
A
RS
WR
0
, A
1
, A
Bus Interfacing
The DG428/DG429 minimize the amount of interface
hardware between a microprocessor system bus and the
analog system being controlled or measured. The internal TTL
compatible latches give these multiplexers write-only memory,
that is, they can be programmed to stay in a particular switch
state (e.g., switch 1 on) until the microprocessor determines it
is necessary to turn different switches on or turn all switches off
(see Figure 10).
The input latches become transparent when WR is held low;
therefore, these multiplexers operate by direct command of the
coded switch state on A
identical to the popular DG408. The same is true of the DG429
versus the popular DG409.
During system power-up, RS would be low, maintaining all
eight switches in the off state. After RS returned high the
DG428 maintains all switches in the off state.
When the system program performs a write operation to the
address assigned to the DG428, the address decoder
provides a CS active low signal which is gated with the WRITE
(WR) control signal. At this time the data on the DATA BUS (that
will determine which switch to close) is stabilizing. When the
WR signal returns to the high state, (positive edge) the input
latches of the DG428 save the data from the DATA BUS. The
coded information in the A
and the appropriate switch is turned on.
The EN latch allows all switches to be turned off under program
control. This becomes useful when two or more DG428s are
cascaded to build 16-line and larger multiplexers.
DG428
2
– 15 V
+15 V
, EN
V+
V–
S
S
D
1
8
Analog
Inputs
15 V
Analog
Output
2
, A
0
, A
www.vishay.com FaxBack 408-970-5600
1
, A
1
, A
0
. In this mode the DG428 is
2
Vishay Siliconix
and EN latches is decoded
DG428/429
5-11

Related parts for DG428