L64777 LSI Logic Corporation, L64777 Datasheet - Page 33

no-image

L64777

Manufacturer Part Number
L64777
Description
DVB Qam Modulator
Manufacturer
LSI Logic Corporation
Datasheet
Figure 2.11 Scrambler Basic Serial Architecture
The scrambler block consists of two major modules: one to generate a
pseudo-random binary sequence (PRBS) that modifies the incoming
data stream, and the other a control module that properly aligns data
with the PRBS.
The PRBS the descrambler module produces is characterized by the
following generator polynomial:
For initialization, choose a specific value for the 15-tap shift register (see
Figure 2.12).
Figure 2.12 Shift Register Initialization Sequence
The L64777 uses a special sync word (0xB8), generated by inverting
every eighth transport sync word (0x47), to align the descrambler with
the incoming data stream. The L64777 applies the first bit of the PRBS
to the first data bit following the inverted sync byte and freezes the
scrambler register contents during gaps for RS check words. During the
following noninverted sync words, the descrambler sequence generator
is kept in operation but does not modify the data stream. The L64777
resets the descrambler sequence after every inverted sync word. The
Sync/EF Reinsertion Unit
15
Bitstream
15
0
14
14
0
13
13
0
12
12
0
XOR
11
11
0
10
10
0
Shift Register
0
9
9
1
8
8
7
0
7
1
1
6
6
+
x
5
0
5
14
1
4
4
+
0
3
3
x
15
0
2
2
1
1
1
XOR
&
Shift_Enable
Initial Load
Scrambled
Bitstream
Control
2-19

Related parts for L64777