MAX2981 Maxim Integrated Products, MAX2981 Datasheet - Page 7

no-image

MAX2981

Manufacturer Part Number
MAX2981
Description
Integrated Powerline Communication Analog Front-End Transceiver And Line Driver
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX2981GCB+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX2981GCB+T
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX2981GCB/V+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
MAX2981GCB/V+T
Manufacturer:
Maxim Integrated
Quantity:
10 000
www.DataSheet4U.com
The ENTX line enables the transmitter of the MAX2981
AFE circuit. With ENTX and ENREAD driven high, data
sent to the DAC through DAD[9:0] is conditioned and
delivered onto the power line.
The ENREAD line sets the direction of the data bus
DAD[9:0]. With ENREAD high, data is sent from the dig-
ital PHY to the DAC in the MAX2981 AFE. A low on
ENREAD sends data from the ADC to the digital PHY.
The SHRCV line provides receiver shutdown control. A
logic-high on SHRCV powers down the receiver section
of the MAX2981 whenever the device is transmitting. The
MAX2981 also features a transmit power-saving mode,
which reduces supply current from 350mA to 150mA. To
enter the transmit power-saving mode, drive SHRCV
high 0.1µs prior to the end of transmission. Connect
SHRCV to ENTX and ENREAD for normal operation.
DAD[9:0] is the 10-bit bidirectional bus connecting the
digital PHY to the MAX2981 DAC and ADC. The bus
direction is controlled by ENREAD, as described in the
Read Enable (ENREAD) section.
The CS signal controls the AGC circuit of the receive
path in the MAX2981. A logic-low on CS sets the gain
circuit on the input signal to continuously adapt for
maximum sensitivity. A valid preamble detected by the
digital PHY raises CS to high. While CS is high, the
AGC continues to adapt for an additional 8µs; then the
AGC locks the currently adapted level on the incoming
signal. The digital PHY holds CS high while receiving a
transmission, and then lowers CS for continuous adap-
tation for maximum sensitivity of other incoming signals.
Use the FREEZE signal to instantly lock the AGC gain.
The CLK signal provides all timing for the MAX2981.
Apply a 50MHz clock to this input. See the timing dia-
gram (Figure 1) for more information.
The RESET signal provides reset control for the
MAX2981. To perform a reset, set CLK in free-running
Digital-to-Analog and Analog-to-Digital Converter
Integrated Powerline Communication Analog
_______________________________________________________________________________________
Receiver Power-Down (SHRCV)
Front-End Transceiver and Line Driver
AGC Freeze Mode (FREEZE)
AGC Control Signal (CS)
Transmit Enable (ENTX)
Input/Output (DAD[9:0])
Read Enable (ENREAD)
Reset Input (RESET)
Control Signals
Clock (CLK)
mode and drive RESET low for a minimum of 100ns.
Always perform a reset at power-up.
The MAX2981 features a low-power, shutdown mode
that is activated by STBY. Drive STBY high to place
the MAX2981 in standby mode. In standby, the
MAX2981 consumes only 20mA with a clock and 5mA
without a clock.
The 3-wire serial interface controls the MAX2981 opera-
tion mode. The SCLK is the serial clock line for register
programming. The SDIO is the I/O serial data input and
output for register writing or reading. The SWR signal
controls the write/read mode of the serial interface.
If SWR is high, the serial interface is in write mode and
a new value can be written into the MAX2981 registers.
Following SWR low-to-high transitions, data is shifted
synchronously (LSB first) to registers on the falling
edge of the serial clock (SCLK) as illustrated in Figure
2. Note that one extra clock (WR_CLK) is required to
write the content of holding the buffer to the appropri-
ate register bank.
If SWR is low, the serial interface is in read mode and
the value of the current register can be read. The read
operation to a specific register must be followed imme-
diately after writing to the same register. Following SWR
high-to-low transitions, data is shifted synchronously
(LSB first) to registers on the falling edge of the serial
clock (SCLK) as illustrated in Figure 3.
The MAX2981 has a set of six read/write registers; bits
A2, A1, A0 are the register address bits.
Figure 1. ADC and DAC Timing Diagram
DATA OUT
DAC DATA
50MHz
INPUT
ADC
CLK
MAX2981 Control Registers
t
CLK
t
ADCO
t
DACI
MAX2981 Serial Interface
Standby Control (STBY)
7

Related parts for MAX2981