NJU26203A New Japan Radio, NJU26203A Datasheet

no-image

NJU26203A

Manufacturer Part Number
NJU26203A
Description
Dolby Pro Logic II Decoder
Manufacturer
New Japan Radio
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NJU26203AV-TE2
Manufacturer:
JRC
Quantity:
20 000
Part Number:
NJU26203AV-TE2-#ZZZB
Manufacturer:
CHAMPION
Quantity:
523
The NJU26203A is a digital signal processor that provides the function of Dolby Pro Logic II,
Bass Management, Multi channel input, and 5-band PEQ function.
The applications of NJU26203A are suitable for multi channel products such as Car Audio,
DVD Receiver and speakers system.
-Software
-Hardware
Ver.2008-12-10
General Description
Features
* The detail hardware specification of the NJU26203A is described in the “ NJU26200 Series Hardware Data Sheet”.
24bit Fixed-point Digital Signal Processing
Maximum Clock Frequency
Digital Audio Interface
Digital Audio Format
Master / Slave Mode
Microcomputer Interface
Operating Voltage
Input Terminal
Package
Dolby Pro Logic II (Max 5.1ch Output)
Bass Management
Multi channel input
5-band PEQ
Center Mixer, Rear Center Mixer
Master Volume
I
4-Wire Serial Bus (4-Wire: Clock, Enable, Input data, Output data)
2
C Bus (Standard-mode/100kbps, Fast-mode/400kbps)
: V
: V
: +5.0V Input tolerant
: SSOP44 (Pb-Free)
DD
DDIO
Dolby Pro Logic II Decoder
= 3.3V
= V
: 4 Input ports / 4 Output ports
: 12.288MHz(Standard), built-in PLL Circuit
: I
DDPLL
2
S 24bit,
= 1.8V
left-justified,
right-justified,
BCK : 32fs/64fs
NJU26203A
Package
www.DataSheet4U.com
NJU26203AV
- 1 -

Related parts for NJU26203A

NJU26203A Summary of contents

Page 1

... DDIO Input Terminal : +5.0V Input tolerant Package : SSOP44 (Pb-Free) * The detail hardware specification of the NJU26203A is described in the “ NJU26200 Series Hardware Data Sheet”. Ver.2008-12-10 Dolby Pro Logic II Decoder : 12.288MHz(Standard), built-in PLL Circuit : 4 Input ports / 4 Output ports 24bit, left-justified ...

Page 2

... GENERATION GENERATION DATA DATA DATA DATA FIRMWARE FIRMWARE FIRMWARE FIRMWARE RAM RAM RAM RAM ROM ROM ROM ROM Fig. 1 NJU26203A Hardware Block Diagram www.DataSheet4U.com SERIAL SERIAL AUDIO AUDIO SERIAL SERIAL AUDIO AUDIO INTERFACE INTERFACE INTERFACE INTERFACE L/Rout L/Rout L/Rout L/Rout BIT ...

Page 3

... Mix is effective only at the time of 4ch Stereo Mode or Multi Input Mode choice. *LFE Generator ON/OFF is effective only at the time of 4ch Stereo Mode choice. Fig. 2 NJU26203A Function Block Diagram (Firmware) SDI0 SDI1 L/R LFE Generator Fig. 3 NJU26203A Function Block Diagram (Stereo Input) Ver.2008-12-10 4 Stereo L/R->LS/RS 6 Stereo L/R->C/SW L/R->LS/RS ...

Page 4

... NJU26203A SDI0 SDI1 C SDI2 LFE Output Trim SDI3 Fig. 4 NJU26203A Function Block Diagram (Multi channel input) SDI0 SDI1 Fig. 5 NJU26203A Function Block Diagram (Stereo Input, NON-FADER (6ch Stereo L/R C/SW LS/RS Noise Generator Smooth Control 6 Stereo L/R->C/SW L/R->LS/RS Noise Generator Smooth Control www.DataSheet4U.com L 5 Band PEQ ...

Page 5

... BCKI 7 VSS 8 VDD 9 TEST 10 MUTEb 11 WDC 12 PROC 13 VSSIO 14 VDDIO 15 SEL 16 VDDPLL 17 VSSPLL 18 VSS 19 VDD 20 CLKOUT 21 CLK 22 Ver.2008-12-10 NJU26203A SSOP44 Fig. 6 NJU26203A Pin Configuration NJU26203A www.DataSheet4U.com 44 VDD 43 VSS 42 VSSIO 41 VDDIO 40 SDO0 39 SDO1 38 SDO2 37 SDO3 36 LRO 35 BCKO 34 MCK 33 VDDIO 32 SDA/SDOUT 31 SCL/SCK 30 AD2/SSb 29 AD1/SDIN ...

Page 6

... NJU26203A Pin Description Table 1 Pin Description Pin No. Symbol 1 SDI3 2 SDI2 3 SDI1 4 SDI0 5 LRI 6 VDDIO 7 BCKI 8 VSS 9 VDD 10 TEST * 11 MUTEb * 12 WDC * 13 PROC * 14 VSSIO 15 VDDIO 16 SEL 17 VDDPLL 18 VSSPLL 19 VSS 20 VDD 21 CLKOUT 22 CLK 23 VSSIO 24 VDDIO 25 RESETb 26 TEST 27 TEST 28 TEST 29 AD1/SDIN 30 AD2/SSb 31 SCL/SCK 32 SDA/SDOUT 33 VDDIO ...

Page 7

... Audio Data Output 3 (LS/RS) Host Interface The NJU26203A can be controlled via Serial Host Interface (SHI) using either of two serial bus formats : I 4-Wire serial bus. Data transfers are in 8 bits packets (1 byte) when using either format. The SHI operates only in a SLAVE fashion. A host controller connected to the interface always drives the clock (SCL / SCK) line and initiates data transfers, regardless of the chosen communication protocol ...

Page 8

... I C Bus When the NJU26203A is configured for I data on the SDA pin and clocks data on the SCL pin. The SDA is an open drain pin requiring a pull-up resistance. Pins AD1 and AD2 are used to configure the seven-bit SLAVE address of the serial host interface. (Table 6) ...

Page 9

... NJU26203A operation. For example, a microcomputer monitors the WDC clock and checks the status of the NJU26203A. When the WDC clock pulse is lost or not normal clock cycle, the NJU26203A does not operate correctly. Then reset the NJU26203A and set up the NJU26203A again. The WDC clock is able to be variable for 0msec to 100msec by command ...

Page 10

... Nop Command Notes : In respect to detail command information, request New Japan Radio Co., Ltd. and permission of a licenser (Dolby) is required. Response of status NJU26203A returns the response of 4 types to the host controller. Table 10 Response of status Response Status : Command Accepted Status : Command Error Status : Command Process ...

Page 11

... License Information The Word “DOLBY”, “Pro Logic II” and the double D mark are trademarks of Dolby Laboratories. The NJU26203A can only be delivered to licensees of Dolby Laboratories. Please refer to the licensing application manual issued by Dolby Laboratories. Ver.2008-12-10 NJU26203A www.DataSheet4U.com [CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions ...

Related keywords