MC14569BCPG ON Semiconductor, MC14569BCPG Datasheet - Page 5

IC COUNTER DUAL 4B BIN/BDC 16DIP

MC14569BCPG

Manufacturer Part Number
MC14569BCPG
Description
IC COUNTER DUAL 4B BIN/BDC 16DIP
Manufacturer
ON Semiconductor
Series
4000Br
Datasheet

Specifications of MC14569BCPG

Logic Type
Divide-by-N
Number Of Elements
2
Number Of Bits Per Element
4
Reset
Asynchronous
Count Rate
13MHz
Trigger Type
Positive Edge
Voltage - Supply
3 V ~ 18 V
Operating Temperature
-55°C ~ 125°C
Mounting Type
Through Hole
Package / Case
16-DIP (0.300", 7.62mm)
Counter Type
Binary
Counting Sequence
Down
Number Of Circuits
2
Logic Family
14569
Propagation Delay Time
1200 ns, 500 ns, 400 ns
Supply Voltage (max)
18 V
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 55 C
Function
Counter
Mounting Style
Through Hole
Operating Supply Voltage
3 V to 18 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Direction
-
Timing
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
MC14569BCPGOS

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC14569BCPG
Manufacturer:
ON Semiconductor
Quantity:
79
Part Number:
MC14569BCPG
Manufacturer:
ON/安森美
Quantity:
20 000
INPUTS
Programmable inputs for the least significant counter. May
be binary or BCD depending on the control input.
Programmable inputs for the most significant counter. May
be binary or BCD depending on the control input.
positive transition of this signal.
OUTPUTS
goes high for one clock cycle when the counter has
decremented to zero.
counter. This output will be inactive unless the preset input
P7 has been set high.
4−bit down counter. This counter may be programmed (i.e.,
preset) in BCD or binary code through inputs P0 to P7. For
each counter, the counting sequence may be chosen
independently by applying a high (for BCD count) or a low
(for binary count) to the control inputs CTL
preset inputs P0 to P7) is automatically loaded into the
counter as soon as the count 1 is detected. Therefore, a
division ratio of one is not possible. After N clock cycles,
P0, P1, P2, P3 (Pins 3, 4, 5, 6) − Preset Inputs.
P4, P5, P6, P7 (Pins 11, 12, 13, 14) − Preset Inputs.
Clock (Pin 9) − Preset data is decremented by one on each
Zero Detect (Pin 1) − This output is normally low and
Q (Pin 15) − Output of the last stage of the most significant
The MC14569B is a programmable divide−by−N dual
The divide ratio N (N being the value programmed on the
8.0
6.0
4.0
2.0
18
16
14
12
10
0
− 40
− 20
OPERATING CHARACTERISTICS
1
and CTL
T
A
0
, AMBIENT TEMPERATURE ( C)
PIN DESCRIPTIONS
http://onsemi.com
2
MC14569B
.
+ 20
5
+ 40
CONTROLS
high. When low, loading of the preset inputs (P0 through P7)
is inhibited, i.e., P0 through P7 are “don’t cares.” Refer to
Table 1 for output characteristics.
least significant counter. When set high, counting mode is
BCD. When set low, counting mode is binary.
the most significant counter. When set high, counting mode
is BCD. When set low, counting mode is binary.
SUPPLY PINS
usually connected to ground.
connected to a positive supply voltage ranging from 3.0 V
to 18 V.
one pulse appears on the Zero Detect output. (See Timing
Diagram.) The Q output is the output of the last stage of the
most significant counter (See Tables 1 through 5, Mode
Controls.)
Cascade Feedback input, Q, and Zero Detect outputs must
be respectively connected to “0”, Clock, and Load of the
following counter. If the MC14569B is used alone, Cascade
Feedback must be connected to V
Cascade Feedback (Pin 7) − This pin is normally set
CTL
CTL
V
V
When cascading the MC14569B to the MC14526B, the
SS
DD
+ 60
1
2
(Pin 18) − Negative Supply Voltage. This pin is
(Pin 16) − Positive Supply Voltage. This pin is
(Pin 2) − This pin controls the counting mode of the
(Pin 10) − This pin controls the counting mode of
C
V
L
DD
+ 80
= 50 pF
= 15 V
5.0 V
10 V
+ 100
DD
.

Related parts for MC14569BCPG