ltc2493 Linear Technology Corporation, ltc2493 Datasheet - Page 20

no-image

ltc2493

Manufacturer Part Number
ltc2493
Description
24-bit 2-/4-channel Delta Sigma Adc With Easy Drive Input Current Cancellation And I2c Interface
Manufacturer
Linear Technology Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ltc2493CDE
Manufacturer:
LT
Quantity:
10 000
Part Number:
ltc2493CDE#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
ltc2493CUFD
Manufacturer:
LT
Quantity:
10 000
Part Number:
ltc2493IDE
Manufacturer:
LT
Quantity:
10 000
Part Number:
ltc2493IDE#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
ltc2493IUFD
Manufacturer:
LT
Quantity:
10 000
LTC2493
applicaTions inForMaTion
Initiating a New Conversion
When the LTC2493 finishes a conversion, it automatically
enters the sleep state. Once in the sleep state, the device is
ready for a read operation. After the device acknowledges
a read request, the device exits the sleep state and enters
the data output state. The data output state concludes
and the LTC2493 starts a new conversion once a Stop
condition is issued by the master or all 32 bits of data are
read out of the device.
During the data read cycle, a Stop command may be issued
by the master controller in order to start a new conversion
and abort the data transfer. This Stop command must be
issued during the ninth clock cycle of a byte read when
the bus is free (the ACK/NAK cycle).
LTC2493 Address
The LTC2493 has two address pins (CA0, CA1). Each may
be tied high, low, or left floating enabling one of 9 possible
addresses (see Table 5).
In addition to the configurable addresses listed in Table
5, the LTC2493 also contains a global address (1110111)
which may be used for synchronizing multiple LTC2493s or
other LTC24XX delta-sigma I
Multiple LTC2493s with a Global Address Call section).
Operation Sequence
The LTC2493 acts as a transmitter or receiver, as shown
in Figure 6. The device may be programmed to perform
several functions. These include input channel selection,
0
S
CONVERSION
7-BIT ADDRESS
2
C devices (see Synchronizing
SLEEP
R/W
ACK
Figure 6. Conversion Sequence
DATA
DATA INPUT/OUTPUT
Table 5. Address Assignment
measure the internal temperature, selecting the line fre-
quency rejection (50Hz, 60Hz, or simultaneous 50Hz and
60Hz) and a 2x speed mode.
Continuous Read
In applications where the input channel/configuration does
not need to change for each cycle, the conversion can be
continuously performed and read without a write cycle
(see Figure 7). The configuration/input channel remains
unchanged from the last value written into the device. If
the device has not been written to since power up, the
configuration is set to the default value. At the end of a
read operation, a new conversion automatically begins.
At the conclusion of the conversion cycle, the next result
may be read using the method described above. If the
conversion cycle is not concluded and a valid address
selects the device, the LTC2493 generates a NAK signal
indicating the conversion cycle is in progress.
Sr
FLOAT
FLOAT
FLOAT
HIGH
HIGH
HIGH
LOW
LOW
LOW
CA1
DATA TRANSFERRING
FLOAT
FLOAT
FLOAT
HIGH
HIGH
HIGH
LOW
LOW
LOW
CA0
P
CONVERSION
ADDRESS
0010100
0010110
0010101
0100110
0110100
0100111
0010111
0100101
0100100
2493 F05
2493fa

Related parts for ltc2493