ics87931i-147 Integrated Device Technology, ics87931i-147 Datasheet - Page 11

no-image

ics87931i-147

Manufacturer Part Number
ics87931i-147
Description
Low Skew, 1-to-6 Lvcmos/lvttl Clock Multiplier/zero Delay Buffer
Manufacturer
Integrated Device Technology
Datasheet
The following component footprints are used in this layout
example: All the resistors and capacitors are size 0603.
P
Place the decoupling capacitors as close as possible to the power
pins. If space allows, placement of the decoupling capacitor on
the component side is preferred. This can reduce unwanted
inductance between the decoupling capacitor and the power pin
caused by the via.
Maximize the power and ground pad sizes and number of vias
capacitors. This can reduce the inductance between the power
and ground planes and the component power and ground pins.
The RC filter consisting of R7, C11, and C16 should be placed as
close to the V
C
Poor signal integrity can degrade the system performance or
cause system failure. In synchronous high-speed digital systems,
the clock signal is less tolerant to poor signal integrity than other
signals. Any ringing on the rising or falling edge or excessive ring
back can cause system failure. The shape of the trace and the
trace delay might be restricted by the available space on the board
and the component location. While routing the traces, the clock
signal traces should be routed first and should be locked prior to
routing other signal traces.
IDT
OWER AND
LOCK
ICS87931I-147
LOW SKEW, 1-TO-6 LVCMOS/LVTTL CLOCK MULTIPLIER/ZERO DELAY BUFFER
/ ICS
T
RACES AND
LVCMOS CLOCK MULTIPLIER/ZERO DELAY BUFFER
G
DDA
ROUNDING
pin as possible.
T
ERMINATION
VCCA
F
Pin 1
IGURE
U1
4B. PCB B
OARD
C3
C1
L
11
AYOUT
R1
50 Ohm
Trace
• The differential 50Ω output traces should have same
• Avoid sharp angles on the clock trace. Sharp angle
• Keep the clock traces on the same layer. Whenever pos-
• To prevent cross talk, avoid routing other signal traces in
• Make sure no other signal traces are routed between the
• The series termination resistors should be located as
R2
F
length.
turns cause the characteristic impedance to change on
the transmission lines.
sible, avoid placing vias on the clock traces. Placement
of vias on the traces can affect the trace characteristic
impedance and hence degrade signal integrity.
parallel with the clock traces. If running parallel traces is
unavoidable, allow a separation of at least three trace
widths between the differential clock trace and the other
signal trace.
clock trace pair.
close to the driver pins as possible.
50 Ohm
Trace
OR
ICS87931I-147
C2
ICS87931AYI-147 REV. A MARCH 29, 2007
GND
Other
signals
VCC
VIA

Related parts for ics87931i-147