atv2500bq-25lm-883 ATMEL Corporation, atv2500bq-25lm-883 Datasheet - Page 10

no-image

atv2500bq-25lm-883

Manufacturer Part Number
atv2500bq-25lm-883
Description
High-speed High-density Uv-erasable Programmable Logic Device
Manufacturer
ATMEL Corporation
Datasheet
AC Characteristics
Input Test Waveforms and
Measurement Levels
Preload and Observability of Registered Outputs
The ATV2500Bs registers are provided with circuitry to
allow loading of each register asynchronously with either a
high or a low. This feature will simplify testing since any
state can be forced into the registers to control test
sequencing. A V
appropriate register high; a V
of the polarity or other configuration bit settings.
The PRELOAD state is entered by placing an 10.25V to
10.75V signal on SMP lead 42. When the preload clock
10
Symbol
t
t
t
t
t
t
t
t
t
t
t
PD1
PD2
PD3
PD4
EA1
ER1
EA2
ER2
AW
AP
APF
Parameter
Input to Non-registered Output
Feedback to Non-registered
Output
Input to Non-registered Feedback
Feedback to Non-registered
Feedback
Input to Output Enable
Input to Output Disable
Feedback to Output Enable
Feedback to Output Disable
Asynchronous Reset Width
Asynchronous Reset to
Registered Output
Asynchronous Reset to
Registered Feedback
ATV2500B(Q)(L)
IH
level on the odd I/O pins will force the
IL
will force it low, independent
Min
6
-12
Max
12
12
12
12
12
12
15
12
8
8
Min
8
Output Test Load
SMP lead 23 is pulsed high, the data on the I/O pins is
placed into the 12 registers chosen by the Q select and
even/odd select pins.
Register 2 observability mode is entered by placing an
10.25V to 10.75V signal on pin/lead 2. In this mode, the
contents of the buried register bank will appear on the
associated outputs when the OE control signals are active.
-15
Max
15
15
11
11
15
15
15
15
18
15
Min
12
-20
Max
20
20
15
15
20
20
20
20
22
19
Min
15
-25
Max
25
25
18
18
25
25
25
25
28
25
Min
18
-30
Max
30
30
20
20
30
30
30
30
30
30
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for atv2500bq-25lm-883