lan9313 Standard Microsystems Corp., lan9313 Datasheet - Page 20

no-image

lan9313

Manufacturer Part Number
lan9313
Description
Lan9313/lan9313i Three Port 10/100 Managed Ethernet Switch With Mii
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9313-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9313-NZW
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9313I-NZW
Manufacturer:
Standard
Quantity:
261
Part Number:
lan9313I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9313NZW
Manufacturer:
Standard
Quantity:
295
Revision 1.2 (04-08-08)
2.2.1
2.2.2
System Clocks/Reset/PME Controller
A clock module contained within the LAN9313/LAN9313i generates all the system clocks required by
the device. This module interfaces directly with the external 25MHz crystal/oscillator to generate the
required clock divisions for each internal module, with the exception of the 1588 clocks, which are
generated in the 1588 Time Stamp Clock/Events module. A 16-bit general purpose timer and 32-bit
free-running clock are provided by this module for general purpose use. The Port 1 & 2 PHYs provide
general power-down and energy detect power-down modes, which allow a reduction in PHY power
consumption.
The LAN9313/LAN9313i reset events are categorized as chip-level resets, multi-module resets, and
single-module resets.
A chip-level reset is initiated by assertion of any of the following input events:
A multi-module reset is initiated by assertion of the following:
A single-module reset is initiated by assertion of the following:
System Interrupt Controller
The LAN9313/LAN9313i provides a multi-tier programmable interrupt structure which is controlled by
the System Interrupt Controller. At the top level are the
Interrupt Enable Register
various LAN9313/LAN9313i sub-modules. The LAN9313/LAN9313i is capable of generating interrupt
events from the following:
A dedicated programmable IRQ interrupt output pin is provided for external indication of any
LAN9313/LAN9313i interrupts. The IRQ pin is controlled via the
(IRQ_CFG), which allows configuration of the IRQ buffer type, polarity, and de-assertion interval.
Power-On Reset
nRST Pin Reset
Digital Reset - DIGITAL_RST (bit 0) in the
and Virtual PHY)
Port 2 PHY Reset - PHY2_RST (bit 2) in the
15) in the
Port 1 PHY Reset - PHY1_RST (bit 1) in the
15) in the
Virtual PHY Reset - VPHY_RST (bit 0) in the
15) in the
1588 Time Stamp
Switch Fabric
Ethernet PHYs
GPIOs
General Purpose Timer
Software (general purpose)
- Resets all LAN9313/LAN9313i sub-modules except the Ethernet PHYs (Port 1 PHY, Port 2 PHY,
- Resets the Port 2 PHY
- Resets the Port 1 PHY
- Resets the Virtual PHY
Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x)
Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x)
Virtual PHY Basic Control Register (VPHY_BASIC_CTRL)
(INT_EN). These registers aggregate and control all interrupts from the
DATASHEET
20
Reset Control Register (RESET_CTL)
Reset Control Register (RESET_CTL)
Reset Control Register (RESET_CTL)
Reset Control Register (RESET_CTL)
Interrupt Status Register (INT_STS)
Three Port 10/100 Managed Ethernet Switch with MII
Interrupt Configuration Register
SMSC LAN9313/LAN9313i
or Reset (bit
or Reset (bit
or Reset (bit
Datasheet
and

Related parts for lan9313