lan9215 Standard Microsystems Corp., lan9215 Datasheet - Page 82

no-image

lan9215

Manufacturer Part Number
lan9215
Description
Lan9215 16-bit Non-pci 10/100 Ethernet Controller With Hp Auto-mdix Support
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9215-MT
Manufacturer:
BROADCOM
Quantity:
450
Part Number:
lan9215-MT
Manufacturer:
Standard
Quantity:
1 643
Part Number:
lan9215-MT
Manufacturer:
SMSC
Quantity:
9
Part Number:
lan9215-MT
Manufacturer:
SMSC
Quantity:
8 000
Part Number:
lan9215-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9215-MZP
Manufacturer:
SMSC
Quantity:
17 600
Part Number:
lan9215-MZP
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9215I-MT
Manufacturer:
XILINX
Quantity:
450
Revision 2.3 (08-06-08)
5.3.7
31:30
29-28
27-16
14-13
BITS
12-8
7-0
15
[31]
0
0
1
1
RX End Alignment. This field specifies the alignment that must be
maintained on the last data transfer of a buffer. The LAN9215 will add
extra DWORDs of data up to the alignment specified in the table below.
The host is responsible for removing these extra DWORDs. This
mechanism can be used to maintain cache line alignment on host
processors.
Please refer to
Note:
Reserved
RX DMA Count (RX_DMA_CNT). This 12-bit field indicates the amount
of data, in DWORDS, to be transferred out of the RX data FIFO before
asserting the RXD_INT. After being set, this field is decremented for each
DWORD of data that is read from the RX data FIFO. This field can be
overwritten with a new value before it reaches zero.
Force RX Discard (RX_DUMP). This self-clearing bit clears the RX data
and status FIFOs of all pending data. When a ‘1’ is written, the RX data
and status pointers are cleared to zero.
Note:
Reserved
RX Data Offset (RXDOFF). This field controls the offset value, in bytes,
that is added to the beginning of an RX data packet. The start of the valid
data will be shifted by the number of bytes specified in this field. An offset
of 0-31 bytes is a valid number of offset bytes.
Note:
Reserved
RX_CFG—Receive Configuration Register
This register controls the LAN9215 receive engine.
Offset:
The desired RX End Alignment must be set before reading a
packet. The RX end alignment can be changed between reading
receive packets, but must not be changed if the packet is
partially read.
Please refer to section “Force Receiver Discard (Receiver
Dump)” on page 60 for a detailed description regarding the use
of RX_DUMP.
The two LSBs of this field (D[9:8]) must not be modified while
the RX is running. The receiver must be halted, and all data
purged before these two bits can be modified. The upper three
bits (DWORD offset) may be modified while the receiver is
running. Modifications to the upper bits will take affect on the
next DWORD read.
[30]
0
1
0
1
Table 5.2
Table 5.2 RX Alignment Bit Definitions
for bit definitions
DESCRIPTION
6Ch
DATASHEET
82
Size:
16-byte alignment
32-byte alignment
4-byte alignment
End Alignment
16-bit Non-PCI 10/100 Ethernet Controller with HP Auto-MDIX Support
Reserved
32 bits
TYPE
R/W
R/W
R/W
RO
RO
RO
SC
DEFAULT
SMSC LAN9215
00000
000h
00b
Datasheet
0
-
-
-

Related parts for lan9215