DS1904L-F5 Maxim Integrated Products, DS1904L-F5 Datasheet - Page 9

no-image

DS1904L-F5

Manufacturer Part Number
DS1904L-F5
Description
RTC Ibutton
Manufacturer
Maxim Integrated Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS1904L-F5#
Manufacturer:
Maxim
Quantity:
245
Part Number:
DS1904L-F5+
Manufacturer:
XILINX
Quantity:
101
Skip ROM [CCh]
This command can save time in a single drop bus system by allowing the bus master to access the clock
functions without providing the 64-bit ROM code. If more than one slave is present on the bus and, for
example, a read command is issued following the Skip ROM command, data collision will occur on the
bus as multiple slaves transmit simultaneously (open drain pull-downs will produce a wired-AND result).
1–WIRE SIGNALING
The DS1904 requires strict protocols to ensure data integrity. The protocol consists of four types of sig-
naling on one line: Reset Sequence with Reset Pulse and Presence Pulse, Write 0, Write 1 and Read Data.
Except for the presence pulse the bus master initiates all these signals.
The initialization sequence required to begin any communication with the DS1904 is shown in Figure 8.
A reset pulse followed by a presence pulse indicates the DS1904 is ready to send or receive data. The bus
master transmits (TX) a reset pulse (t
goes into receive mode (RX). The 1-Wire bus is pulled to a high state via the pull-up resistor. After
detecting the rising edge on the data line, the DS1904 waits (t
presence pulse (t
INITIALIZATION PROCEDURE “RESET AND PRESENCE PULSES” Figure 8
READ/WRITE TIME SLOTS
The definitions of write and read time slots are illustrated in Figure 9. The master initiates all time slots
by driving the data line low. The falling edge of the data line synchronizes the DS1904 to the master by
triggering an internal delay circuit. During write time slots, the delay circuit determines when the DS1904
will sample the data line. For a read data time slot, if a “0” is to be transmitted, the delay circuit deter-
mines how long the DS1904 will hold the data line low. If the data bit is a “1”, the DS1904 will not hold
the data line low at all.
*
**
V
PULLUP MIN
V
V
PULLUP
V
In order not to mask interrupt signaling by other devices on the 1-Wire bus t
ways be less than 960 µs.
Includes recovery time
IL MAX
IH MIN
0V
PDL
RESISTOR
MASTER
DS1904
, 60-240 ms).
"RESET PULSE"
MASTER TX
t
RSTL
RSTL
480 µs £ t
480 µs £ t
15 µs £ t
60 £ t
, minimum 480 ms). The bus master then releases the line and
PDL
t
R
PDH
< 240 µs
RSTL
RSTH
MASTER RX "PRESENCE PULSE"
9 of 12
t
< 60 µs
PDH
<
<
¥
¥
*
**
t
PDH
PDL
t
RSTH
, 15-60 ms) and then transmits the
RSTL
+ t
R
should al-

Related parts for DS1904L-F5