ICS421002AI01 Integrated Circuit System, ICS421002AI01 Datasheet - Page 2

no-image

ICS421002AI01

Manufacturer Part Number
ICS421002AI01
Description
Digital Video Camera Clock
Manufacturer
Integrated Circuit System
Datasheet
MDS 421-05 B
In te grated Circui t Systems
Pin Assignment
Pin Descriptions
External Components
Series Termination Resistor
Clock output traces over one inch should use series
termination. To series terminate a 50 Ω trace (a
commonly used trace impedance), place a 33 Ω resistor
in series with the clock line, as close to the clock output
pin as possible. The nominal impedance of the clock
output is 20 Ω .
Decoupling Capacitor
As with any high-performance mixed-signal IC, the
ICS421-05 must be isolated from system power supply
noise to perform optimally.
A decoupling capacitor of 0.01µF must be connected
between VDD and the PCB ground plane.
PCB Layout Recommendations
For optimum device performance and lowest output
phase noise, the following guidelines should be
observed.
24.576M
CLKIN
Number
GND
VDD
Pin
1
2
3
4
5
6
7
8
8 pin (173 mil) TSSOP
1
2
3
4
OE_USB
24.576M
Name
CLKIN
GND
VDD
VDD
72M
12M
Pin
52 5 R ace St reet, San Jose , CA 9 5126
8
7
6
5
OE_USB
12M
VDD
72M
Output
Output
Output
Power
Power
Power
Type
Input
Input
Pin
72 MHz clock output for CCD.
12 MHz clock output for USB.
27 MHz single ended clock input.
Connect to voltage supply.
Connect to ground.
24.576 MHz clock output.
Connect to voltage supply.
Output enable for 12M clock for USB. See table for functionality,
internal pull-down.
2
OE_USB Operation Table
1) The 0.01µF decoupling capacitor should be mounted
on the component side of the board as close to the
VDD pin as possible. No vias should be used between
decoupling capacitor and VDD pin. The PCB trace to
VDD pin should be kept as short as possible, as should
the PCB trace to the ground via. Distance of the ferrite
bead and bulk decoupling from the device is less
critical.
2) To minimize EMI, the 33 Ω series termination resistor
(if needed) should be placed close to the clock output.
3) An optimum layout is one with all components on the
same side of the board, minimizing vias through other
signal layers (the ferrite bead and bulk decoupling
capacitor can be mounted on the back). Other signal
traces should be routed away from the ICS421-05. This
includes signal traces just underneath the device, or on
layers adjacent to the ground plane layer used by the
device.
OE_USB
0
1
Pin Description
te l (4 08) 297 -1 201
D
IGITAL
Output tri-state
Output running
Function
V
IDEO
C
AMERA
www.icst.com
Revision 072304
ICS421-05
C
LOCK

Related parts for ICS421002AI01