AT24C01-10MC-1.8 ATMEL [ATMEL Corporation], AT24C01-10MC-1.8 Datasheet - Page 4

no-image

AT24C01-10MC-1.8

Manufacturer Part Number
AT24C01-10MC-1.8
Description
2-Wire Serial EEPROM
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
AC Characteristics
Applicable over recommended operating range from T
100 pF (unless otherwise noted).
Note:
Device Operation
CLOCK and DATA TRANSITIONS: The SDA pin is nor-
mally pulled high with an external device. Data on the SDA
pin may change only during SCL low time periods (refer to
Data Validity timing diagram). Data changes during SCL
high periods will indicate a start or stop condition as
defined below.
START CONDITION: A high-to-low transition of SDA with
SCL high is a start condition which must precede any other
command (refer to Start and Stop Definition timing dia-
gram).
STOP CONDITION: A low-to-high transition of SDA with
SCL high is a stop condition which terminates all communi-
cations. After a read sequence, the stop command will
place the EEPROM in a standby power mode (refer to Start
and Stop Definition timing diagram).
ACKNOWLEDGE: All addresses and data words are seri-
ally transmitted to and from the EEPROM in 8-bit words.
Any device on the system bus receiving data (when com-
4
Symbol
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Endurance
SCL
LOW
HIGH
I
AA
BUF
HD.STA
SU.STA
HD.DAT
SU.DAT
R
F
SU.STO
DH
WR
1. This parameter is characterized and is not 100% tested.
(1)
Parameter
Clock Frequency, SCL
Clock Pulse Width Low
Clock Pulse Width High
Noise Suppression Time
Clock Low to Data Out Valid
Time the bus must be free before a new
transmission can start
Start Hold Time
Start Set-up Time
Data In Hold Time
Data In Set-up Time
Inputs Rise Time
Inputs Fall Time
Stop Set-up Time
Data Out Hold Time
Write Cycle Time
5.0V, 25°C, Page Mode
AT24C01
(1)
(1)
(1)
(1)
A
= -40 C to +85 C, V
municating with the EEPROM) must pull the SDA bus low
to acknowledge that it has successfully received each
word. This must happen during the ninth clock cycle after
each word received and after all other system devices have
freed the SDA bus. The EEPROM will likewise acknowl-
edge by pulling SDA low after receiving each address or
data word (refer to Acknowledge Response from Receiver
timing diagram).
STANDBY MODE: The AT24C01 features a low power
standby mode which is enabled: (a) upon power-up and (b)
after the receipt of the STOP bit and the completion of any
internal operations.
MEMORY RESET: After an interruption in protocol, power
loss or system reset, any 2-wire part can be reset by follow-
ing these steps:
(a) Clock up to 9 cycles, (b) look for SDA high in each cycle
while SCL is high and then (c) create a start condition as
SDA is high.
2.7-, 2.5-, 1.8-volt
Min
200
100
4.7
4.0
0.1
4.7
4.0
4.7
4.7
1M
0
CC
= +1.8V to +5.5V, CL = 1 TTL Gate and
Max
100
100
300
4.5
1.0
10
Min
100
1.2
0.6
0.1
1.2
0.6
0.6
0.6
1M
50
0
5.0-volt
Max
400
300
0.9
0.3
50
10
Cycles
Units
Write
KHz
ms
ns
ns
ns
ns
s
s
s
s
s
s
s
s
s

Related parts for AT24C01-10MC-1.8