AT29C256-15 ATMEL [ATMEL Corporation], AT29C256-15 Datasheet - Page 2

no-image

AT29C256-15

Manufacturer Part Number
AT29C256-15
Description
256K 32K x 8 5-volt Only CMOS Flash Memory
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT29C256-15DC
Manufacturer:
ATM
Quantity:
900
Part Number:
AT29C256-15DC
Manufacturer:
ATMEL
Quantity:
423
Part Number:
AT29C256-15DI
Quantity:
8
Part Number:
AT29C256-15DI
Manufacturer:
ATMEL
Quantity:
650
Part Number:
AT29C256-15DM/883
Manufacturer:
ATM
Quantity:
900
Part Number:
AT29C256-15DM/883
Manufacturer:
ATMEL
Quantity:
125
Part Number:
AT29C256-15JC
Manufacturer:
ATMEL
Quantity:
5 510
Part Number:
AT29C256-15JC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT29C256-15JC
Manufacturer:
ATMEL
Quantity:
1 052
Part Number:
AT29C256-15PC
Manufacturer:
ATMEL
Quantity:
5 510
Block Diagram
Device Operation
2
AT29C256
To allow for simple in-system reprogrammability, the AT29C256 does not require high
input voltages for programming. Five-volt-only commands determine the operation of
the device. Reading data out of the device is similar to reading from a static RAM.
Reprogramming the AT29C256 is performed on a page basis; 64 bytes of data are
loaded into the device and then simultaneously programmed. The contents of the entire
device may be erased by using a six-byte software code (although erasure before pro-
gramming is not needed).
During a reprogram cycle, the address locations and 64 bytes of data are internally
latched, freeing the address and data bus for other operations. Following the initiation of
a program cycle, the device will automatically erase the page and then program the
latched data using an internal control timer. The end of a program cycle can be detected
by DATA polling of I/O7. Once the end of a program cycle has been detected a new
access for a read, program or chip erase can begin.
READ: The AT29C256 is accessed like a static RAM. When CE and OE are low and
WE is high, the data stored at the memory location determined by the address pins
is asserted on the outputs. The outputs are put in the high impedance state whenever
CE or OE is high. This dual-line control gives designers flexibility in preventing bus
contention.
BYTE LOAD: A byte load is performed by applying a low pulse on the WE or CE input
with CE or WE low (respectively) and OE high. The address is latched on the falling
edge of CE or WE, whichever occurs last. The data is latched by the first rising edge of
CE or WE. Byte loads are used to enter the 64 bytes of a page to be programmed or the
software codes for data protection and chip erasure.
0046P–FLASH–10/04

Related parts for AT29C256-15