M4A5-128/64-12YNI Lattice, M4A5-128/64-12YNI Datasheet - Page 13

no-image

M4A5-128/64-12YNI

Manufacturer Part Number
M4A5-128/64-12YNI
Description
CPLD - Complex Programmable Logic Devices 128 MC 64 IO JTAG IS P 5V 12ns
Manufacturer
Lattice
Datasheet

Specifications of M4A5-128/64-12YNI

Rohs
yes
Memory Type
EEPROM
Number Of Macrocells
128
Maximum Operating Frequency
182 MHz
Delay Time
12 ns
Number Of Programmable I/os
64
Operating Supply Voltage
4.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Package / Case
PQFP-100
Mounting Style
SMD/SMT
Number Of Product Terms Per Macro
20
Factory Pack Quantity
330
Supply Voltage - Max
5.5 V
Supply Voltage - Min
4.5 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4A5-128/64-12YNI
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing
flexibility. In asynchronous mode (Figure 8), a single individual product term is provided for initialization.
It can be selected to control reset or preset.
Note that the reset/preset swapping selection feature effects power-up reset as well. The initialization
functionality of the flip-flops is illustrated in Table 9. The macrocell sends its data to the output switch
matrix and the input switch matrix. The output switch matrix can route this data to an output if so desired.
The input switch matrix can send the signal back to the central switch matrix as feedback.
Note:
1. Transparent latch is unaffected by AR, AP
Product Term
Individual
Reset
Power-Up
a. Reset
Reset
Figure 8. Asynchronous Mode Initialization Configurations
D/L/T
AR
0
0
1
1
AP
Table 9. Asynchronous Reset/Preset Operation
AR
Q
ispMACH 4A Family
17466G-014
AP
0
1
0
1
Product Term
CLK/LE
Individual
X
X
X
X
Preset
1
Power-Up
See Table 8
Preset
Q+
1
0
0
b. Preset
D/L/T
AP
AR
Q
17466G-015
13

Related parts for M4A5-128/64-12YNI