AP7175SP-13 Diodes Inc., AP7175SP-13 Datasheet - Page 10

no-image

AP7175SP-13

Manufacturer Part Number
AP7175SP-13
Description
Low Dropout Controllers - LDO 3A Ultra LDO Enable 1.2 to 3.65V Low ESR
Manufacturer
Diodes Inc.
Datasheet

Specifications of AP7175SP-13

Rohs
yes
Input Voltage Max
3.65 V
Output Voltage
0.8 V
Output Current
3 A
Load Regulation
0.06 %
Output Type
Adjustable
Number Of Outputs
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SO-8EP
Input Voltage Min
1.2 V
Maximum Power Dissipation
1.7 W
Minimum Operating Temperature
- 40 C
Supply Current
1 mA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AP7175SP-13
Manufacturer:
DIODES/美台
Quantity:
20 000
Company:
Part Number:
AP7175SP-13
Quantity:
577
Application Information
Output Capacitor
An output capacitor (C
capacitance drives the selection. Care needs to be taken to cover the entire operating temperature range.
The output capacitor can be an Ultra-Low-ESR ceramic chip capacitor or a low ESR bulk capacitor like a solid tantalum, POSCap or aluminum
electrolytic capacitor.
C
sensed via the FB pin in AP7175 is reduced. If the application has large load variations, it is recommended to utilize low-ESR bulk capacitors.
It is recommended to place ceramic capacitors as close as possible to the load and the ground pin and care should be taken to reduce the
impedance in the layout.
Input Capacitor
To prevent the input voltage from dropping during load steps it is recommended to utilize an input capacitor (C
the following are acceptable, Ultra-Low-ESR ceramic chip capacitor or low ESR bulk capacitor like a solid tantalum, POSCap or aluminum
electrolytic capacitor. Typically it is recommended to utilize an capacitance of at least 10µF to avoid output voltage drop due to reduced input
voltage. The value can be lower if V
Layout Considerations
For good ground loop and stability, the input and output capacitors should be located close to the input, output, and ground pins of the device.
No other application circuit is connected within the loop. Avoid using vias within ground loop. If vias must be used, multiple vias should be used
to reduce via inductance.
The regulator ground pin should be connected to the external circuit ground to reduce voltage drop caused by trace impedance. Ground plane is
generally used to reduce trace impedance.
Wide trace should be used for large current paths from V
Place the R1, R2, and C1(optional) near the LDO as close as possible to avoid noise coupling.
R2 is placed close to device ground. Connect the ground of the R2 to the GND pin by using a dedicated trace.
Connect the pin of the R1 directly to the load for Kelvin sensing.
No high current should flow through the ground trace of feedback loop and affect reference voltage stability.
For the packages with exposed pads, heat sinking is accomplished using the heat spreading capability of the PCB and its copper traces.
Suitable PCB area on the top layer and thermal vias(0.3mm drill size with 1mm spacing, 4~8 vias at least) to the Vin power plane can help to
reduce device temperature greatly.
Reference Layout Plots
AP7175
Document number: DS35606 Rev. 3 - 2
OUT
is used to improve the output stability and reduces the changes of the output voltage during load transitions. The slew rate of the current
Vcntl
GND
Vin
Ccntl
OUT
PG
) is needed to improve transient response and maintain stability. The ESR (equivalent series resistance) and
EN
Cin
Top Layer
IN
changes are not critical for the application.
(cont.)
R2
1
FB
Cout
R1
C1
IN
Vout
GND
to V
OUT
www.diodes.com
, and load circuit.
10 of 14
Vin
Bottom Layer
PG
EN
IN
). As with the output capacitor
GND
© Diodes Incorporated
December 2012
AP7175

Related parts for AP7175SP-13