BR24S08FVT-WE2 Rohm Semiconductor, BR24S08FVT-WE2 Datasheet - Page 31

IC EEPROM 8KBIT 400KHZ 8TSSOP

BR24S08FVT-WE2

Manufacturer Part Number
BR24S08FVT-WE2
Description
IC EEPROM 8KBIT 400KHZ 8TSSOP
Manufacturer
Rohm Semiconductor
Datasheet

Specifications of BR24S08FVT-WE2

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
8K (1K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP-B
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
BR24S08FVT-WE2TR
●Read Command
© 2009 ROHM Co., Ltd. All rights reserved.
BR24L□□-W Series,BR24S□□□-W Series
www.rohm.com
・When the command just before current read cycle is random read cycle, current read cycle (each including sequential read
○Read cycle
・In random read cycle, data of designated word address can be read.
・When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master (μ-COM) side, the next address
・Read cycle is ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal is started at SCL signal 'H'.
・When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output.
・Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is started at SCL
Therefore, read command cycle cannot be ended. When to end read command cycle, be sure input stop condition to input
'H' to ACK signal after D0, and to start SDA at SCL signal 'H'.
cycle), data of incremented last read address (n)-th address, i.e., data of the (n+1)-th address is output.
data can be read in succession.
signal 'H'.
SDA
LINE
SDA
LINE
S D A
L IN E
Data of EEPROM is read. In read cycle, there are random read cycle and current read cycle.
Random read cycle is a command to read data by designating address, and is used generally.
Current read cycle is a command to read data of internal address register without designating address, and is used when
to verify just after write cycle. In both the read cycles, sequential read cycle is available, and the next address data can
be read in succession.
S D A
L IN E
Note)
Fig.44 Difference of slave address of each type
S
T
A
R
T
R
S
T
A
T
S
T
A
R
T
R
S
T
A
T
1 0
1 0
1 0
1 0
ADDRESS
A D D R E S S
ADDRESS
Fig.40 Random read cycle (BR24S08/16-W)
Fig.41 Random read cycle (BR24S32/64/128/256-W)
Fig.42 Current read cycle
Fig.43 Sequential read cycle (in the case of current read cycle)
N o te)
SLAVE
A D D R E S S
SLAVE
1
S L A V E
Note )
1
1
Note )
S LA V E
0
0
1
0
A2
N ote )
A2
A 2
0
1 0
A1
A1
A 1
A0
A 2
A0
A 0
W
R
/
W
R
T
A 1
E
I
R
E
A
D
R
W
W
W
A
C
K
/
R
T
E
R
A 0
I
/
A
C
K
C
A
K
W
1
WA
R
D
R
ADDRESS(n)
14
E
A
/
D7
W A
1st WORD
WA
7
13
A
C
K
WA
A D D R E S S (n)
*1
12
0
D 7
WA
DATA(n)
11
W O R D
*1 *2 *3
A2
D A TA (n )
A
C
A1
K
W A
D0
0
ADDRESS(n)
A0
A
C
K
2nd WORD
A
C
K
S
T
A
R
T
D 0
1 0
A
C
K
A D D R E S S
O
S
T
P
S LA V E
1
WA
0
0
A
C
K
A 2
S
T
A
R
T
A 1
1 0
A 0
*1 BR24S16-W A2 becomes P2.
*2 BR24S08/16-W A1 becomes P1.
*3 BR24S08/16-W A0 becomes P0.
ADDRESS
SLAVE
W
A
C
K
R
D
R
E
A
/
1
0
D7
C
A
K
A2A1
D 7
31/40
DATA(n+x)
A0
W
R
/
R
E
A
D
D A TA (n)
C
A
K
D7
DATA(n)
D0
D 0
A
C
K
O
P
A
C
K
S
T
O
S
T
P
D0
A
C
K
S
T
O
P
*1 As for WA12, BR24S32-W become Don't care.
It is necessary to input 'H'
to the last ACK.
As for WA13, BR24S32/64-W become Don't care.
As for WA14, BR24S32/64/128-W become Don't care.
It is necessary to input 'H'
to the last ACK.
Technical Note
2009.09 - Rev.D

Related parts for BR24S08FVT-WE2