24FC128-I/ST Microchip Technology, 24FC128-I/ST Datasheet - Page 10

IC EEPROM 128KBIT 1MHZ 8TSSOP

24FC128-I/ST

Manufacturer Part Number
24FC128-I/ST
Description
IC EEPROM 128KBIT 1MHZ 8TSSOP
Manufacturer
Microchip Technology
Datasheet

Specifications of 24FC128-I/ST

Memory Size
128K (16K x 8)
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
400kHz, 1MHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Memory Configuration
16K X 8
Ic Interface Type
2 Wire, I2C, Serial
Clock Frequency
1MHz
Access Time
400ns
Supply Voltage Range
1.7V To 5.5V
Memory Case Style
TSSOP
No. Of Pins
8
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24FC128-I/ST
Manufacturer:
Microchip Technology
Quantity:
1 883
Part Number:
24FC128-I/ST
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24FC128-I/ST
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
24FC128-I/ST
Quantity:
600
24AA128/24LC128/24FC128
8.0
Read operations are initiated in much the same way as
write operations with the exception that the R/W bit of
the control byte is set to ‘
of read operations: current address read, random read
and sequential read.
8.1
The 24XX128 contains an address counter that main-
tains the address of the last word accessed, internally
incremented by ‘
access was to address ‘
next current address read operation would access data
from address
Upon receipt of the control byte with R/W bit set to ‘
the 24XX128 issues an acknowledge and transmits the
8-bit data word. The master will not acknowledge the
transfer, but does generate a Stop condition and the
24XX128 discontinues transmission (Figure 8-1).
FIGURE 8-1:
FIGURE 8-2:
FIGURE 8-3:
DS21191S-page 10
Bus Activity
Master
SDA Line
Bus Activity
Bus Activity
Master
SDA Line
Bus Activity
x = “don’t care” bit
Bus Activity
Master
SDA Line
Bus Activity
READ OPERATION
Current Address Read
n + 1
S
S
T
A
R
T
1
1
0
’. Therefore, if the previous read
S 1 0 1 0 A A A 0
S
T
A
R
T
1
Control
.
Byte
0 A A A 1
CURRENT ADDRESS
READ
RANDOM READ
SEQUENTIAL READ
n
1
2 1 0
Control
’ (
’. There are three basic types
Control
Byte
Byte
n
is any legal address), the
2 1 0
A
C
K
A
C
K
A
C
K
Data (n)
x x
Data
Byte
High Byte
Address
N
O
C
A
K
A
C
K
S
T
O
P
1
P
’,
A
C
K
Data (n + 1)
Low Byte
Address
8.2
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, the word address must first
be set. This is done by sending the word address to the
24XX128 as part of a write operation (R/W bit set to
ates a Start condition following the acknowledge. This
terminates the write operation, but not before the inter-
nal Address Pointer is set. The master then issues the
control byte again, but with the R/W bit set to a ‘
24XX128 will then issue an acknowledge and transmit
the 8-bit data word. The master will not acknowledge
the transfer but does generate a Stop condition, which
causes the 24XX128 to discontinue transmission
(Figure 8-2). After a random Read command, the
internal address counter will point to the address
location following the one that was just read.
8.3
Sequential reads are initiated in the same way as a
random read except that after the 24XX128 transmits
the first data byte, the master issues an acknowledge
as opposed to the Stop condition used in a random
read. This acknowledge directs the 24XX128 to
transmit the next sequentially addressed 8-bit word
(Figure 8-3). Following the final byte transmitted to the
master, the master will NOT generate an acknowledge
but will generate a Stop condition. To provide
sequential reads, the 24XX128 contains an internal
Address Pointer which is incremented by one at the
completion of each operation. This Address Pointer
allows the entire memory contents to be serially read
during one operation. The internal Address Pointer will
automatically roll over from address 3FFF to address
0000
from the array address 3FFF.
0’
). Once the word address is sent, the master gener-
A
C
K
if the master acknowledges the byte received
Random Read
Sequential Read
A
C
K
Data (n + 2)
S
T
A
R
T
S 1 0 1 0 A A A 1
Control
Byte
2 1 0
A
C
K
 2010 Microchip Technology Inc.
A
C
K
Data (n + x)
Data
Byte
N
O
A
C
K
S
T
O
P
P
N
O
A
C
K
1
’. The
S
T
O
P
P

Related parts for 24FC128-I/ST