EVAL-AD1871EBZ Analog Devices, EVAL-AD1871EBZ Datasheet
EVAL-AD1871EBZ
Specifications of EVAL-AD1871EBZ
Related parts for EVAL-AD1871EBZ
EVAL-AD1871EBZ Summary of contents
Page 1
... BUFFER VINRN CAPRN CAPRP REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices ...
Page 2
AD1871 TABLE OF CONTENTS FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...
Page 3
AD1871–SPECIFICATIONS TEST CONDITIONS UNLESS OTHERWISE NOTED Supply Voltages . . . . . . . . . . . . . . . . . . . . . . 5.0 V Ambient Temperature . . . . . . ...
Page 4
AD1871–SPECIFICATIONS LOW-PASS DIGITAL FILTER CHARACTERISTICS (f Parameter Decimation Factor Pass-Band Frequency Stop-Band Frequency Pass-Band Ripple Stop-Band Attenuation Group Delay LOW-PASS DIGITAL FILTER CHARACTERISTICS (f Parameter Decimation Factor Pass-Band Frequency Stop-Band Frequency Pass-Band Ripple Stop-Band Attenuation Group Delay HIGH-PASS DIGITAL FILTER ...
Page 5
DATA INTERFACE TIMING (STANDALONE MODE–MASTER) Mnemonic Description t BCLK Delay BDLY t LRCLK Delay to Low BLDLY t DOUT Delay BDDLY MCLK t BDLY BCLK t BLDLY LRCLK t BDDLY DOUT LEFT-JUSTIFIED MSB MODE DOUT 2 I S-JUSTIFIED MODE DOUT ...
Page 6
AD1871 DATA INTERFACE TIMING (STANDALONE MODE–SLAVE) Mnemonic Description t BCLK High Width BCH t BCLK Low Width BCL t DOUT Delay BDSD t LRCLK Setup LRS t LRCLK Hold LRH t BCH BCLK t LRS LRCLK t BDSD DOUT LEFT-JUSTIFIED ...
Page 7
DATA INTERFACE TIMING (CASCADE MODE–MASTER) Mnemonic Description t BCLK High Delay BCHDC t BCLK Low Delay BCLDC t LRCLK Delay BLRDC t DOUT Delay BDDC t DIN Setup BDIS t DIN Hold BDIH DATA INTERFACE TIMING (CASCADE MODE–SLAVE) Mnemonic Description ...
Page 8
AD1871 CONTROL INTERFACE (SPI) TIMING Mnemonic Description t CCLK High Width CCH t CCLK Low Width CCL t CCLK Period CCP t CDATA Setup Time CDS t CDATA Hold Time CDH t CLATCH Setup Time CLS t CLATCH Hold Time ...
Page 9
... Typ 0 0 DGND – 0.3 AGND – 0.3 –0.3 Indefinite Short Circuit to Ground ORDERING GUIDE Package Package Description Option SSOP RS-28 SSOP RS-28 in 13” Reel (1500 pieces) Evaluation Board PIN CONFIGURATION MCLK 1 28 LRCLK 2 27 CCLK/(256/512) BCLK COUT/(DF0 DOUT 4 CIN/(DF1) ...
Page 10
AD1871 Pin Input/ No. Output Mnemonic 1 I MCLK CCLK I/O COUT CIN CLATCH 6 I DVDD 7 I DGND 8 I XCTRL 9 I AVDD 10 I ...
Page 11
Pin Function Redefinition in External Control Mode Pin Input/ No. Output Mnemonic 256/512 DF0 4 I DF1 M Pin Function Redefinition in Modulator Mode Pin Input/ No. Output Mnemonic 3 O MODCLK 25 O ...
Page 12
AD1871 TERMINOLOGY Dynamic Range The ratio of a full-scale input signal to the integrated input noise in the pass band ( kHz), expressed in decibels (dB). Dynamic range is measured with a –60 dB input signal and ...
Page 13
FILTER RESPONSES 0 –20 –40 –60 –80 –100 –120 –140 –160 0 5 FREQUENCY – NORMALIZED TO TPC 1. Sinc Filter Response (AMC = 0) 0 –20 –40 –60 –80 –100 –120 –140 –160 0 5 FREQUENCY – NORMALIZED TO ...
Page 14
AD1871 DEVICE PERFORMANCE CURVES 5 0 –5 –10 –15 –20 –25 – FREQUENCY – Hz TPC 7. High-Pass Filter Response –5 –10 –15 –20 –25 – FREQUENCY – Hz TPC 8. ...
Page 15
TPC 13. THD+N vs. Input Frequency at –0.5 dBFS, f –90 –95 –100 –105 –110 –115 –120 kHz TPC 14. Channel ...
Page 16
AD1871 FUNCTIONAL DESCRIPTION Clocking Scheme The MCLK pin is the input for the master clock frequency to the device. Nominally the MCLK frequency will be 256 ¥ f correct operation of the device. However, if the user’s MCLK is a ...
Page 17
Digital Decimating Filters The filtering and decimation of the AD1871’s modulator data stream is implemented in an embedded DSP engine. The first stage of filtering is the sinc filtering, which has selectable deci- mation (selected by the modulator clock control ...
Page 18
AD1871 Mode Mode, the data is left-justified, MSB first, with the MSB placed in the second BCLK period following the transition of the LRCLK. A high-to-low transition of the LRCLK signifies LRCLK BCLK ...
Page 19
Cascade Mode The AD1871 supports cascading four devices in a daisy-chain configuration to the serial port of a DSP. In Cascade Mode, each device loads an internal 64-Bit Shift Register with the results of the left and ...
Page 20
AD1871 LRCLK BCLK DOU T DEV BCLK DOU LSB M SB LSB – 1 – LEFT CLAT CH CCLK ...
Page 21
Address R/W Reserved CCLK CLATCH CIN D15 COUT CCLK CLATCH D15 CIN COUT Figure 21. Reading from Register Using Control Port Table IV. Control Register I (Address 0000b, Write Only) 15– 0000 0 0 ...
Page 22
AD1871 Modulator Clock The modulator clock can be chosen to be either 128 ¥ ¥ The AMC Bit (Bit 6) is used to select the modulator’s S clock rate. When AMC is set to 0 (default), ...
Page 23
Reserved 7–6 MCD1–MCD0 Master Clock Divider (See Table XIII) 5 SEL 4 SER 3 MEL 2 MXL 1 MER 0 MXR Control Register III Control Register III contains bit settings for configuration ...
Page 24
AD1871 Table XIV. Peak Reading Register I (Address 0011b, Read-Only) 15– 0011 1 0 9–6 Reserved 5–0 A0P5–A0P0 Table XV. Peak Reading Register II (Address 0100b, Read-Only) 15– 0100 1 0 9–6 Reserved 5–0 ...
Page 25
INTERFACING Analog Interfacing The analog section of the AD1871 has been designed to offer flexibility as well as high performance. Users may choose full differential input directly to the ADC’s - modulator via Pins CAPxP and CAPxN. Alternatively, when using ...
Page 26
... Figure view of the ground plane separation (between analog and digital) in the area surrounding the AD1871, taken from the layout of the AD1871 Evaluation Board (EVAL-AD1871EB). Figure 26. Ground Layout *In the above figure, the black area represents the solder side of the layout. The silkscreen in white is included for clarity ...
Page 27
PIN 1 2.00 MAX 0.05 MIN REV. 0 OUTLINE DIMENSIONS 28-Lead Shrink Small Outline Package [SSOP] (RS-28) Dimensions shown in millimeters 10.50 10.20 9. 5.60 8.20 5.30 7.80 5.00 7. 1.85 1.75 0.10 1.65 COPLANARITY 0.25 ...
Page 28
–28– ...