AT28C64-25JI Atmel, AT28C64-25JI Datasheet - Page 3

IC EEPROM 64KBIT 250NS 32PLCC

AT28C64-25JI

Manufacturer Part Number
AT28C64-25JI
Description
IC EEPROM 64KBIT 250NS 32PLCC
Manufacturer
Atmel
Datasheet

Specifications of AT28C64-25JI

Format - Memory
EEPROMs - Parallel
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
250ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
32-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
AT28C6425JI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT28C64-25JI
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT28C64-25JI
Manufacturer:
ATMEL
Quantity:
2 563
Part Number:
AT28C64-25JI
Manufacturer:
AIMEL
Quantity:
20 000
Device Operation
READ: The AT28C64 is accessed like a Static RAM.
When CE and OE are low and WE is high, the data stored
at the memory location determined by the address pins is
asserted on the outputs. The outputs are put in a high
impedance state whenever CE or OE is high. This dual line
control gives designers increased flexibility in preventing
bus contention.
BYTE WRITE: Writing data into the AT28C64 is similar to
writing into a Static RAM. A low pulse on the WE or CE
input with OE high and CE or WE low (respectively) ini-
tiates a byte write. The address location is latched on the
falling edge of WE (or CE); the new data is latched on the
rising edge. Internally, the device performs a self-clear
before write. Once a byte write has been started, it will
automatically time itself to completion. Once a program-
ming operation has been initiated and for the duration of
t
FAST BYTE WRITE: The AT28C64E offers a byte write
time of 200 µs maximum. This feature allows the entire
device to be rewritten in 1.6 seconds.
READY/BUSY: Pin 1 is an open drain RDY/BUSY output
that can be used to detect the end of a write cycle.
RDY/BUSY is actively pulled low during the write cycle and
is released at the completion of the write. The open drain
connection allows for OR-tying of several devices to the
WC
, a read operation will effectively be a polling operation.
same RDY/BUSY line. The RDY/BUSY pin is not con-
nected for the AT28C64X.
DATA POLLING: The AT28C64 provides DATA Polling to
signal the completion of a write cycle. During a write cycle,
an attempted read of the data being written results in the
complement of that data for I/O
indeterminate). When the write cycle is finished, true data
appears on all outputs.
WRITE PROTECTION: Inadvertent writes to the device
are protected against in the following ways: (a) V
if V
(b) V
device will automatically time out 5 ms (typical) before
allowing a byte write; and (c) write inhibit – holding any one
of OE low, CE high or WE high inhibits byte write cycles.
CHIP CLEAR: The contents of the entire memory of the
AT28C64 may be set to the high state by the CHIP CLEAR
operation. By setting CE low and OE to 12 volts, the chip is
cleared when a 10 msec low pulse is applied to WE.
D E V I C E I DE NT I FI C A TI O N : A n e x t r a 3 2 b y t e s o f
EEPROM memory are available to the user for device iden-
tification. By raising A9 to 12 ± 0.5V and using address
locations 1FE0H to 1FFFH the additional bytes may be
written to or read from in the same manner as the regular
memory array.
CC
CC
is below 3.8V (typical) the write function is inhibited;
power on delay – once V
AT28C64(X)
7
CC
(the other outputs are
has reached 3.8V the
CC
sense –
3

Related parts for AT28C64-25JI