CY7C09279V-12AC Cypress Semiconductor Corp, CY7C09279V-12AC Datasheet

IC SRAM 512KBIT 12NS 100LQFP

CY7C09279V-12AC

Manufacturer Part Number
CY7C09279V-12AC
Description
IC SRAM 512KBIT 12NS 100LQFP
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C09279V-12AC

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Synchronous
Memory Size
512K (32K x 16)
Speed
12ns
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1185

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C09279V-12AC
Manufacturer:
CYPRESS
Quantity:
1 831
Part Number:
CY7C09279V-12AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Cypress Semiconductor Corporation
Document #: 38-06056 Rev. **
Features
Notes:
Logic Block Diagram
1.
2.
3.
4.
5.
• True Dual-Ported memory cells which allow simulta-
• 6 Flow-Through/Pipelined devices
• 3 Modes
• Pipelined output mode on both ports allows fast
• 0.35-micron CMOS for optimum speed/power
R/W
UB
CE
CE
LB
OE
FT/Pipe
I/O
I/O
A
CLK
ADS
CNTEN
CNTRST
neous access of the same memory location
100-MHz operation
— 16K x 16/18 organization (CY7C09269V/369V)
— 32K x 16/18 organization (CY7C09279V/379V)
— 64K x 16/18 organization (CY7C09289V/389V)
— Flow-Through
— Pipelined
— Burst
0L
Call for availability.
See page 6 for Load Conditions.
I/O
I/O
A
L
L
0L
1L
8/9L
0L
0
L
–A
–A
8
0
L
L
L
–I/O
–I/O
–I/O
13
13/14/15L
–I/O
[5]
L
L
for 16K; A
15
7
L
7/8L
for x16 devices. I/O
[3]
[4]
for x16 devices; I/O
15/17L
14/15/16
0
–A
14
for 32K; A
For the most recent information, visit the Cypress web site at www.cypress.com
8/9
8/9
0
9
–I/O
0/1
–I/O
0/1
1
0
1b
Counter/
Address
Register
Decode
0
8
–A
17
b
for x18 devices.
0b 1a 0a
15
for x18 devices.
for 64K devices.
a
3901 North First Street
Control
I/O
True Dual-Ported
Synchronous Dual-Port Static RAM
RAM Array
• High-speed clock to data access 6.5
• 3.3V low operating power
• Fully synchronous interface for easier operation
• Burst counters increment addresses internally
• Dual Chip Enables for easy depth expansion
• Upper and Lower Byte Controls for Bus Matching
• Automatic power-down
• Commercial and Industrial temperature ranges
• Available in 100-pin TQFP
(max.)
— Active = 115 mA (typical)
— Standby = 10 A (typical)
— Shorten cycle times
— Minimize bus noise
— Supported in Flow-Through and Pipelined modes
Control
I/O
3.3V 16K/32K/64K x 16/18
San Jose
0a
a
1a
Counter/
Register
Address
Decode
CY7C09269V/79V/89V
CY7C09369V/79V/89V
0b
b
CA 95134
1b
0/1
1
0
0/1
Revised September 21, 2001
8/9
8/9
14/15/16
[1, 2]
I/O
A
/7.5
8/9R
I/O
0R
408-943-2600
–A
[2]
CNTRST
0R
–I/O
FT/Pipe
CNTEN
/9/12 ns
13/14/15R
–I/O
[5]
ADS
15/17R
R/W
CLK
CE
CE
UB
OE
LB
[3]
[4]
7/8R
0R
1R
R
R
R
R
R
R
R
R
R

Related parts for CY7C09279V-12AC

CY7C09279V-12AC Summary of contents

Page 1

... Features • True Dual-Ported memory cells which allow simulta- neous access of the same memory location • 6 Flow-Through/Pipelined devices — 16K x 16/18 organization (CY7C09269V/369V) — 32K x 16/18 organization (CY7C09279V/379V) — 64K x 16/18 organization (CY7C09289V/389V) • 3 Modes — Flow-Through — Pipelined — Burst • ...

Page 2

... This pin is NC for CY7C09269V. 8. This pin is NC for CY7C09269V and CY7C09279V. 9. For CY7C09269V and CY7C09279V, pin #18 connected to V compatible to an IDT 5V x16 flow-through device. Document #: 38-06056 Rev HIGH on CE down the internal circuitry to reduce the static power consump- tion. The use of multiple Chip Enables allows easier banking of multiple chips for depth expansion configurations ...

Page 3

Pin Configurations (continued) 100 A9L 1 A10L 2 A11L 3 A12L 4 A13L A14L A15L 7 LBL 8 UBL 9 CE0L 10 CE1L 11 CNTRSTL 12 R/WL 13 OEL ...

Page 4

... Output Enable Input. This signal must be asserted LOW to enable the I/O data pins during read L R operations. R/W R/W Read/Write Enable Input. This signal is asserted LOW to write to the dual port memory array For read operations, assert this pin HIGH. FT/PIPE FT/PIPE Flow-Through/Pipelined Select Input ...

Page 5

Electrical Characteristics Over the Operating Range Parameter Description V Output HIGH Voltage ( –4.0 mA Output LOW Voltage ( +4.0 mA Input HIGH Voltage IH V Input LOW Voltage IL ...

Page 6

AC Test Loads 3. 590 OUTPUT 435 (a) Normal Load (Load 1) AC Test Loads (Applicable to -6 and -7 only OUTPUT C V (a) ...

Page 7

Switching Characteristics Over the Operating Range Parameter Description f f Flow-Through MAX1 Max f f Pipelined MAX2 Max t Clock Cycle Time - Flow-Through CYC1 t Clock Cycle Time - Pipelined CYC2 t Clock HIGH Time - Flow-Through CH1 t ...

Page 8

Switching Waveforms Read Cycle for Flow-Through Output (FT/PIPE = V t CH1 CLK R ADDRESS DATA OUT t CKLZ OE Read Cycle ...

Page 9

Switching Waveforms (continued Bank Select Pipelined Read t CYC2 t t CH2 CLK ADDRESS A (B1 0(B1) DATA OUT(B1 ADDRESS ...

Page 10

... DATA OUT OE Notes: 26. Output state (High, LOW, or high impedance) is determined by the previous cycle control signals. 27. CE and ADS = CNTEN, and CNTRST = 28. During “No Operation”, data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Document #: 38-06056 Rev ...

Page 11

Switching Waveforms (continued) Flow-Through Read-to-Write-to-Read ( CYC1 t t CH1 CL1 CLK R ADDRESS DATA IN t CD1 DATA ...

Page 12

Switching Waveforms (continued) Pipelined Read with Address Counter Advance t CYC2 t t CH2 CL2 CLK ADDRESS SAD HAD ADS CNTEN t t SCN HCN DATA OUT Q x-1 READ EXTERNAL ADDRESS ...

Page 13

Switching Waveforms (continued) Write with Address Counter Advance (Flow-Through or Pipelined Outputs) t CYC2 t t CH2 CL2 CLK ADDRESS n INTERNAL A n ADDRESS t t SAD HAD ADS CNTEN t t SCN HCN ...

Page 14

Switching Waveforms (continued) Counter Reset (Pipelined Outputs) t CYC2 t t CH2 CL2 CLK ADDRESS INTERNAL A X ADDRESS SAD HAD ADS t t SCN HCN CNTEN t t SRST HRST CNTRST t SD DATA ...

Page 15

Read/Write and Enable Operation Inputs OE CLK Address Counter Control Operation Previous Address Address CLK ADS ...

Page 16

... CY7C09269V-12AC 32K x16 3.3V Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1, 2] 6.5 CY7C09279V-6AC [2] 7.5 CY7C09279V-7AC 9 CY7C09279V-9AC CY7C09279V-9AI 12 CY7C09279V-12AC 64K x16 3.3V Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1, 2] 6.5 CY7C09289V-6AC [2] 7.5 CY7C09289V-7AC 9 CY7C09289V-9AC CY7C09289V-9AI 12 CY7C09289V-12AC 16K x18 3.3V Synchronous Dual-Port SRAM ...

Page 17

Synchronous Dual-Port SRAM Speed (ns) Ordering Code [1, 2] 6.5 CY7C09389V-6AC [2] 7.5 CY7C09389V-7AC 9 CY7C09389V-9AC CY7C09389V-9AI 12 CY7C09389V-12AC Document #: 38-06056 Rev. ** Package Name Package Type A100 100-Pin Thin Quad Flat Pack A100 100-Pin Thin ...

Page 18

... Document #: 38-06056 Rev. ** © Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user ...

Page 19

Document Title: CY7C09269V/79V/89V CY7C09369V/79V/89V 3.3V 16K/32K/64K X 16/18 Synchronous Dual Port Static RAM Document Number: 38-06056 Issue REV. ECN NO. Date ** 110215 12/18/01 Document #: 38-06056 Rev. ** Orig. of Change SZV Change from Spec number: 38-00668 to 38-06056 ...

Related keywords