AT17C128-10NI Atmel, AT17C128-10NI Datasheet - Page 3

IC EEPROM FPGA 128KB 8-SOIC

AT17C128-10NI

Manufacturer Part Number
AT17C128-10NI
Description
IC EEPROM FPGA 128KB 8-SOIC
Manufacturer
Atmel
Datasheet

Specifications of AT17C128-10NI

Programmable Type
Serial EEPROM
Memory Size
128kb
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (0.154", 3.90mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Figure 1. Condition 1 Connection
Notes:
Condition 2
The FPGA CON pin drives only the CE input of the AT17
Series Configurator, while the RESET/OE input is driven by
an input to the FPGA RESET input pin. This connection
works under all normal circumstances, even when the user
aborts a configuration before CON has gone High. A Low
level on the RESET/OE
clears the Configurator’s internal address pointer, so that
the reconfiguration starts at the beginning.
Note:
The AT17 Series Configurator does not require an
inverter for either condition since the RESET polarity is
programmable.
Cascading Serial Configuration
EEPROMs
(AT17C/LV128 and AT17C/LV256 only)
For multiple FPGAs configured as a daisy-chain, or for
future FPGAs requiring larger configuration memories,
cascaded Configurators provide additional memory.
After the last bit from the first Configurator is read, the next
clock signal to the Configurator asserts its CEO output low
and disables its DATA line driver. The second Configurator
recognizes the Low level on its CE input and enables its
DATA output.
After configuration is complete, the address counters of all
cascaded Configurators are reset if the RESET/OE on
each Configurator is driven to its active (default High) level.
1. 4.7 kΩ resistors used unless otherwise specified.
2. Reset polarity of EEPROM must be set active High.
1. For this condition, the reset polarity of the EEPROM
must be set active Low.
REBOOT
(1)
input – during FPGA reset –
GND
VCC
M2
M1
M0
CS
AT60xx
CCLK
CON
D0
(1)
If the address counters are not to be reset upon comple-
tion, then the RESET/OE input can be tied to its inactive
(default Low) level.
Note:
AT17 Series Reset Polarity
The AT17 Series Configurator allows the user to program
the reset polarity as either RESET/OE or RESET/OE. This
feature is supported by industry-standard programmer
alg ori thms. Fo r more detai ls on p rogr amm ing the
EEPROM’s reset polarity, please reference the “Program-
ming Specification for Atmel’s FPGA Configuration
EEPROMs” application note.
Programming Mode
The programming mode is entered by bringing SER_EN
Low. In this mode the chip can be programmed by the
2-wire serial bus. The programming is done at VCC supply
only. Programming super voltages are generated inside the
chip. See the “Programming Specification for Atmel’s
FPGA Configuration EEPROMs” application note for
further information. The AT17C parts are read/write at 5V
nominal. The AT17LV parts are read/write at 3.3V nominal.
Standby Mode
The AT17C/LV65/128/256 enters a low-power standby
mode whenever CE is asserted High. In this mode, the
Configurator consumes less than 75 µA of current at 5.0V.
The output remains in a high impedance state regardless of
the state of the OE input.
1. A single AT17C/LV65 may be used at the end of a
cascade chain.
DATA
CLK
CE
RESET/OE
AT17LV65/128/256
AT17C65/128/256
SER_EN
VCC
3

Related parts for AT17C128-10NI