MAX3799ETJ+ Maxim Integrated Products, MAX3799ETJ+ Datasheet - Page 16

IC LIMITING AMP/VCSEL DVR 32TQFN

MAX3799ETJ+

Manufacturer Part Number
MAX3799ETJ+
Description
IC LIMITING AMP/VCSEL DVR 32TQFN
Manufacturer
Maxim Integrated Products
Type
Laser Diode Driverr
Datasheet

Specifications of MAX3799ETJ+

Data Rate
14Gbps
Number Of Channels
1
Voltage - Supply
2.85 V ~ 3.63 V
Current - Supply
97mA
Current - Modulation
12mA
Current - Bias
15mA
Operating Temperature
-40°C ~ 85°C
Package / Case
32-WFQFN Exposed Pad
Mounting Type
Surface Mount
Input Voltage Range (max)
4 V
Operating Supply Voltage
2.85 V to 3.63 V
Supply Current
97 mA
Operating Temperature Range
- 40 C to + 85 C
Bandwidth
400 KHz to 1000 KHz
Mounting Style
SMD/SMT
Power Dissipation
2759 mW
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1Gbps to 14Gbps, SFP+ Multirate Limiting
Amplifier and VCSEL Driver
The limiting amplifier features a low data-rate mode
(1.25Gbps) and a high data-rate mode (up to
10.32Gbps), allowing for overall system optimization.
Either the RSEL pin or the RATE_SEL bit can perform
the rate selection. For operating up to 1.25Gbps, the
low data-rate mode (RATE_SEL = 0) is recommended.
For operation up to 14.025Gbps, the high data-rate
mode (RATE_SEL = 1) is recommended. The polarity of
the ROUT+/ROUT- relative to RIN+/RIN- is pro-
grammed by the RX_POL bit.
The offset correction circuit is enabled to remove pulse-
width distortion caused by intrinsic offset voltages with-
in the differential amplifier stages. An external capacitor
(C
used to set the offset correction loop cutoff frequency.
The offset loop can be disabled using the AZ_EN bit.
The CML output stage is optimized for differential 100Ω
loads. The RXDE_EN bit adds analog deemphasis
compensation to the limited differential output signal for
SFP connector losses. The output stage is controlled by
a combination of the RX_EN and SQ_EN bits and the
LOS pin. See Table 1.
Amplitude of the CML output stage is controlled by an
8-bit DAC register (SET_CML). The differential output
amplitude range is from 40mV
4.6mV
tial load).
Table 1. CML Output Stage Operation Mode
16
RX_EN
AZ
) connected between the CAZ1 and CAZ2 pins is
______________________________________________________________________________________
0
1
1
1
P-P
resolution (assuming an ideal 100Ω differen-
SQ_EN
X
0
1
1
CML Output Stage with Deemphasis
LOS
X
X
0
1
Offset Correction Circuitry
P-P
and Slew-Rate Control
CML output disabled.
CML output enabled.
CML output enabled.
CML output disabled.
up to 1200mV
OPERATION MODE
Dual Path Limiter
DESCRIPTION
P-P
with
The input data amplitude is compared to a preset
threshold controlled by the 6-bit DAC register
SET_LOS. The LOS assert level can be programmed
from 14mV
(assuming an ideal 100Ω differential source). LOS is
enabled through the LOS_EN bit and the polarity of the
LOS is controlled with the LOS_POL bit.
The VCSEL driver inside the MAX3799 is designed to
operate from 1.0625Gbps to 10.32Gbps. The transmit-
ter contains a differential data path with pulse-width
adjustment, bias current and modulation current DACs,
output driver with programmable deemphasis, power-
on reset circuitry, BIAS monitor, VCSEL current limiter,
and eye safety circuitry. A 3-wire digital interface is
used to control the transmitter functions. The registers
that control the transmitter functionality are TXCTRL,
TXSTAT1, TXSTAT2, SET_IBIAS, SET_IMOD, IMOD-
MAX, IBIASMAX, MODINC, BIASINC, MODECTRL,
SET_PWCTRL, and SET_TXDE.
The CML input buffer is optimized for AC-coupled sig-
nals and is internally terminated with a differential
100Ω. Differential input data is equalized for high-fre-
quency losses due to SFP connectors. The TX_POL bit
in the TXCTRL register controls the polarity of TOUT+
and TOUT- vs. TIN+ and TIN-. The SET_PWCTRL regis-
ter controls the output eye-crossing adjustment. A sta-
tus indicator bit (TXED) monitors the presence of an AC
input signal.
Table 2. Slew-Rate Control for CML
Output Stage
RATE_SEL
0
1
P-P
up to 77mV
1.25Gbps operation with reduced output
edge speed.
Up to 10.32Gbps operation.
OPERATION MODE DESCRIPTION
Loss-of-Signal (LOS) Circuitry
P-P
with 1.5mV
Differential Data Path
VCSEL Driver
P-P
resolution

Related parts for MAX3799ETJ+