A3959SLB Allegro Microsystems Inc, A3959SLB Datasheet - Page 7

no-image

A3959SLB

Manufacturer Part Number
A3959SLB
Description
IC MOTOR DRIVER PWM FULL 24-SOIC
Manufacturer
Allegro Microsystems Inc
Datasheet

Specifications of A3959SLB

Applications
PWM Motor Driver
Number Of Outputs
1
Current - Output
±3A
Voltage - Load
9.5 V ~ 50 V
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-20°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3959SLB
Manufacturer:
ALLEGRO
Quantity:
320
Part Number:
A3959SLB
Manufacturer:
ALLEGRO/雅丽高
Quantity:
20 000
Part Number:
A3959SLBT
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
A3959SLBTR
Manufacturer:
ALLEGRO/雅丽高
Quantity:
20 000
Part Number:
A3959SLBTR-T
Manufacturer:
ALLEGRO
Quantity:
8 636
Part Number:
A3959SLBTR-T
Manufacturer:
ALLEGRO/雅丽高
Quantity:
20 000
A3959
Internal Current-Control Mode. Inputs PFD1 and
PFD2 determine the current-decay method after an
overcurrent event is detected at the SENSE input. In slow-
decay mode, both sink drivers are turned on for the fi xed
off-time period. Mixed-decay mode starts out in fast-decay
mode for a portion (15% or 48%) of the fi xed off time, and
then is followed by slow decay for the remainder of the
period.
PWM Blank Timer. When a source driver turns on, a
current spike occurs due to the reverse-recovery currents
of the clamp diodes and/or switching transients related to
distributed capacitance in the load. To prevent this current
spike from erroneously resetting the source-enable latch,
the sense comparator is blanked. The blank timer runs
after the off-time counter to provide the blanking function.
The blank timer is reset when ENABLE is chopped or
PHASE is changed. For external PWM control, a PHASE
change or ENABLE on will trigger the blanking function.
The duration is determined by the BLANK input and the
oscilator.
Synchronous Rectifi cation. When a PWM off cycle
is triggered, either by an ENABLE chop command or
internal fi xed off-time cycle, load current will recirculate
according to the decay mode selected by the control logic.
The A3959 synchronous rectifi cation feature will turn on
PFD2
0
0
1
1
BLANK
0
1
PFD1
0
1
0
1
% t
100
FUNCTIONAL DESCRIPTION (continued)
15
48
0
12/f
off
t
6/f
blank
osc
osc
Decay
Mixed
Mixed
Slow
Fast
DMOS Full-Bridge PWM Motor Driver
the appropriate pair of DMOS outputs during the current
decay and effectively short out the body diodes with the
low r
signifi cantly and can eliminate the need for external
Schottky diodes.
Synchronous rectifi cation will prevent reversal of load
current by turning off all outputs when a zero-current level
is detected.
Shutdown. In the event of a fault (excessive junction
temperature, or low voltage on CP or V
the device are disabled until the fault condition is removed.
At power up, and in the event of low V
circuit disables the drivers.
Braking. The braking function is implemented by
driving the device in slow-decay mode via EXTMODE
and applying an enable chop command. Because it is
possible to drive current in either direction through the
DMOS drivers, this confi guration effectively shorts out
the motor-generated BEMF as long as the ENABLE
chop mode is asserted. It is important to note that the
internal PWM current-control circuit will not limit the
current when braking, because the current does not fl ow
through the sense resistor. The maximum brake current
can be approximated by V
to ensure that the maximum ratings of the device are not
exceeded in worst-case braking situations of high speed
and high inertial loads.
SLEEP Logic. The SLEEP input terminal is used to
minimize power consumption when when not in use.
This disables much of the internal circuitry including the
regulator and charge pump. Logic low will put the device
into sleep mode, logic high will allow normal operation.
Note: If the sleep mode is not used,
up resistor between the SLEEP terminal and V
DS(on)
driver. This will reduce power dissipation
115 Northeast Cutoff
1.508.853.5000; www.allegromicro.com
Allegro MicroSystems, Inc.
Worcester, Massachusetts 01615-0036 U.S.A.
BEMF
/R
L
. Care should be taken
connect a 5 kΩ pull-
DD
REG
, the UVLO
) the outputs of
DD
.
7

Related parts for A3959SLB