CDB4272 Cirrus Logic Inc, CDB4272 Datasheet

no-image

CDB4272

Manufacturer Part Number
CDB4272
Description
EVAL BOARD CS4272 STEREO CODEC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CDB4272

Main Purpose
Audio, CODEC
Utilized Ic / Part
CS4272
Product
Audio Modules
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1004
Cirrus Logic, Inc.
www.cirrus.com
Features
ORDERING INFORMATION
Differential Analog Inputs
CS8406 S/PDIF digital audio transmitter
CS8416 S/PDIF digital audio receiver
Header for optional external configuration of
Header for external DSP serial audio I/O
3.3V to 5.0V Logic Interface
Demonstrates recommended layout and
Microsoft Windows
CS4272
grounding arrangements
interface to configure CS4272 and inter-
board connections
CDB4272
I
Differential to
Single-Ended
Outputs
Differential
Analog
Analog
Inputs
®
Evaluation Board For CS4272
compatible software
CS4272
Evaluation Board
Control Port
SDOUT
MCLK
LRCK
SCLK
SDIN
Copyright
Header for
Description
The CDB4272 demonstration board is an excellent
means for evaluating the CS4272 stereo CODEC. Eval-
uation requires an analog/digital signal source and
analyzer, and power supplies. Optionally, a Windows
PC compatible computer may be used to evaluate the
CS4272 in control port mode.
System timing can be provided by the CS4272, by the
CS8416 phase-locked to its S/PDIF input, by an I/O
stake header or by an on-board oscillator. RCA phono
jacks are provided for the CS4272 analog outputs . Bal-
anced XLR jacks are provided for the CS4272 analog
inputs. Digital data I/O is available via RCA phono or op-
tical connectors to the CS8416 and CS8406.
Microsoft Windows
configuration of the board easy. The software communi-
cates through the PC’s parallel port to configure the
hardware so that all features of the CS4272 can be eval-
uated. The evaluation board may also be configured to
accept external timing and data signals for operation in a
user application during system development.
Clocks &
Data
I/O
(All Rights Reserved)
Cirrus Logic, Inc. 2003
®
software provides a GUI to make
Transmitter
Oscillator
Receiver
CS8416
S/PDIF
CS8406
S/PDIF
CDB4272
DS593DB2
S/PDIF
S/PDIF
Output
Input
SEPT ‘03
®
1

Related parts for CDB4272

CDB4272 Summary of contents

Page 1

... Analog Outputs Cirrus Logic, Inc. www.cirrus.com Description The CDB4272 demonstration board is an excellent means for evaluating the CS4272 stereo CODEC. Eval- uation requires an analog/digital signal source and analyzer, and power supplies. Optionally, a Windows PC compatible computer may be used to evaluate the CS4272 in control port mode. ...

Page 2

... I2C is a registered trademark of Philips Semiconductor. Purchase of I2C Components of Cirrus Logic, Inc., or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use those components in a standard I2C system. Microsoft Windows is a registered trademark of Microsoft Corporation. 2 CDB4272 ...

Page 3

... Figure 13. PCM Header, Schematic Sheet 8 ................................................................................ 23 Figure 14. Control Port, Schematic Sheet 9.................................................................................. 24 Figure 15. Power, Schematic Sheet 10......................................................................................... 25 Figure 16 . Component Placement and Reference Designators.................................................. 26 Figure 17 . Top Layer................................................................................................................... 27 Figure 18 . Bottom Layer.............................................................................................................. 28 Figure 19 . Complete Analog Input Buffer Schematic .................................................................. 29 LIST OF TABLES Table 1. System Connections ......................................................................................................... 9 Table 2. Jumper/Switch Settings................................................................................................... 10 CDB4272 3 ...

Page 4

... The operation of the CS8416 receiver (see Figure 10) and a discussion of the digital audio interface are included in the CS8416 data sheet. The CS8416 converts the input S/PDIF data stream into PCM data for the CS4272. The CDB4272 is able to operate the CS8416 in master or slave mode. Digital Interface format se- lection of either Left Justified Right Justified interface formats can be selected via the control port GUI ...

Page 5

... XLR connectors supply the CS4272 analog inputs through unity gain, AC-coupled differential circuits Vrms differential signal will drive the CS4272 inputs to full scale. The CDB4272 was designed for use with not only the CS4272, but also the CS421 with a simple change of assembly options. For this reason, the input buffer schematic shown in Figure 8 reflects only the configuration assembled on the CDB4272 ...

Page 6

... DC-block capacitor (C26 for AOUTR). For LPF configuration 2, the values for the DC-block capacitor and output resistor pad ( R10 and R22 for AOUTR) were cho- sen to minimize the rise in distortion performance at low frequency due to the electrolytic's 6 In+ + Out Out- In- + CDB4272 ...

Page 7

... S1 and its associated logic. 1.8 PC Parallel Port Control A graphical user interface is included with the CDB4272 to allow easy manipulation of all reg- isters of the CS4272 and hardware configuration of the CDB4272. Connecting a cable to the DB-25 connector (J31) will enable the PC control port, automatically disabling switch S1 and its associated logic ...

Page 8

... Figure 16 shows the component placement, Figure 17 shows the top layout, and Figure 18 shows the bottom layout. The decoupling capacitors are located as close to the CS4272 as possible. Extensive use of ground plane fill in the evaluation board yields large reductions in radiated noise. 8 CDB4272 2 C control signals. The ...

Page 9

... External data source for CS8406 SDIN 2 I/O for external SPI / I C control port signals (J32) and control signal header in/out selection (J34) XLR jacks for differential analog input signal to CS4272 RCA phono jacks for analog outputs Table 1. System Connections CDB4272 2 C control port signals and sys- 9 ...

Page 10

... Voltage source is +3.3 V regulator ADJ Voltage source is J3, VD binding post *+5V Voltage source is J1, +5V binding post +3.3V Voltage source is +3.3 V regulator ADJ Voltage source is J2, VL binding post *1 Selects standard 2-pole filter 2 Inserts instrumentation-amp and resistor divider. Table 2. Jumper/Switch Settings CDB4272 FUNCTION SELECTED *Default factory settings ...

Page 11

... Run port95nt.exe from the CD. After running the program the system will need to be restarted desired, create a shortcut to CDB427X.exe on your desktop. You should now be able to run CDB427X.exe. Double-click on CDB427X.exe or its shortcut. 5) Select the LPT port you are using to connect to the CDB4272. 6) Shut down the application, reset the board, and then restart the application. CDB4272 11 ...

Page 12

... Apply a S/PDIF input signal to the optical connector (OPT1). The converted signal should appear at the analog output jacks AOUTR and AOUTL. 5) Apply an analog input signal to the analog input jacks AINR and AINL. The converted sig- nal should appear at the S/PDIF TX output jacks (J12 and J18). 12 CDB4272 ...

Page 13

... Main Window The main window of the CDB4272 Graphical User Interface allows the user to view and change the configuration of the CS4272 and on-board configuration logic. The Board Setup box contains all the controls necessary to manage clock and data routing and formats. To apply changes to the board, the “Send Board Setup” button must be pressed after making changes within the Board Setup box ...

Page 14

... MCLK is providing the signal. For example, if the board is set up to re- ceive MCLK from the header, be sure that there is an active MCLK signal applied to the MCLK position on the header (J26). See Figure 4 below. 14 Figure 3. Advanced Window Figure 4. I²C Error Message CDB4272 2 C ...

Page 15

... BLOCK DIAGRAM XTI XTO MCLK LRCK SCLK CDB4272 15 ...

Page 16

... SCHEMATICS AND LAYOUT 16 CDB4272 ...

Page 17

... CDB4272 17 ...

Page 18

... CDB4272 ...

Page 19

... CDB4272 19 ...

Page 20

... CDB4272 ...

Page 21

... CDB4272 21 ...

Page 22

... CDB4272 ...

Page 23

... CDB4272 23 ...

Page 24

... CDB4272 ...

Page 25

... CDB4272 25 ...

Page 26

... CDB4272 ...

Page 27

... CDB4272 27 ...

Page 28

... CDB4272 ...

Page 29

... APPENDIX Complete Analog Input Buffer Schematic CDB4272 29 ...

Related keywords