PIC18F26J50-I/SO Microchip Technology, PIC18F26J50-I/SO Datasheet - Page 278

IC PIC MCU FLASH 64K 2V 28-SOIC

PIC18F26J50-I/SO

Manufacturer Part Number
PIC18F26J50-I/SO
Description
IC PIC MCU FLASH 64K 2V 28-SOIC
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr

Specifications of PIC18F26J50-I/SO

Program Memory Type
FLASH
Program Memory Size
64KB (32K x 16)
Package / Case
28-SOIC (7.5mm Width)
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
16
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
2.15 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3776 B
Interface Type
EUSART, I2C, SPI
Maximum Clock Frequency
48 MHz
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM183032, DV164136, MA180024, DM183022
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
Package
28SOIC W
Device Core
PIC
Family Name
PIC18
Maximum Speed
48 MHz
Operating Supply Voltage
2.5|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164322 - MODULE SOCKET MPLAB PM3 28/44QFN
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
PIC18F2XK20/4XK20
FIGURE 20-3:
DS41303D-page 276
FIGURE 20-2:
FVR
C1RSEL
CV
FVR
CV
C2RSEL
REF
REF
C12IN0-
C12IN1-
C12IN2-
C12IN3-
C12IN0-
C12IN1-
C12IN2-
C12IN3-
C1IN+
C2IN+
C1CH<1:0>
C2CH<1:0>
0
1
0
1
MUX
MUX
COMPARATOR C1 SIMPLIFIED BLOCK DIAGRAM
COMPARATOR C2 SIMPLIFIED BLOCK DIAGRAM
C1V
C2V
C1R
C2R
0
1
2
3
0
1
REF
REF
Note 1:
0
1
MUX
0
1
2
3
2
MUX
Note 1:
MUX
2
MUX
2:
3:
4:
2:
3:
4:
C2V
C2V
When C2ON = 0, the C2 comparator will produce a ‘0’ output to the XOR Gate.
Output shown for reference only. See I/O port pin block diagram for more detail.
Q1 and Q3 are phases of the four-phase system clock (F
Q1 is held high during Sleep mode.
C1V
C1V
When C1ON = 0, the C1 comparator will produce a ‘0’ output to the XOR Gate.
Output shown for reference only. See I/O port pin block diagram for more detail.
Q1 and Q3 are phases of the four-phase system clock (F
Q1 is held high during Sleep mode.
C2SP
IN
IN
C1SP
IN
IN
-
+
-
+
C2
+
-
C2ON
C1
C1ON
C2POL
Preliminary
(1)
C1POL
(1)
Q3*RD_CM2CON0
Q3*RD_CM1CON0
Q1
Q1
NRESET
C2OUT
D
EN
Reset
D
EN
C1OUT
Q
Q
D
EN
CL
D
EN
CL
Q
Q
© 2008 Microchip Technology Inc.
OSC
RD_CM2CON0
OSC
RD_CM1CON0
C2OE
).
To PWM Logic
).
To PWM Logic
C1OE
Data Bus
Set C2IF
C2OUT pin
Data Bus
Set C1IF
C1OUT pin
To
To
(2)
(2)

Related parts for PIC18F26J50-I/SO