PIC18F6622-I/PT Microchip Technology, PIC18F6622-I/PT Datasheet - Page 80

IC PIC MCU FLASH 32KX16 64TQFP

PIC18F6622-I/PT

Manufacturer Part Number
PIC18F6622-I/PT
Description
IC PIC MCU FLASH 32KX16 64TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F6622-I/PT

Program Memory Type
FLASH
Program Memory Size
64KB (32K x 16)
Package / Case
64-TFQFP
Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
54
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3936 B
Interface Type
SPI/I2C/EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
54
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DV164136, DM183032
Minimum Operating Temperature
- 40 C
On-chip Adc
12-ch x 10-bit
Package
64TQFP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Operating Supply Voltage
5 V
A/d Bit Size
10 bit
A/d Channels Available
12
Height
1 mm
Length
10 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.2 V
Width
10 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT64PT5 - SOCKET TRAN ICE 64MQFP/TQFPAC164319 - MODULE SKT MPLAB PM3 64TQFPDV007003 - PROGRAMMER UNIVERSAL PROMATE II
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F6622-I/PT
Manufacturer:
MICROCHI
Quantity:
3 000
Part Number:
PIC18F6622-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F6622-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F6622-I/PT
0
PIC18F8722 FAMILY
TABLE 5-3:
DS39646B-page 78
PSPCON
SPBRG1
RCREG1
TXREG1
TXSTA1
RCSTA1
EEADRH
EEADR
EEDATA
EECON2
EECON1
IPR3
PIR3
PIE3
IPR2
PIR2
PIE2
IPR1
PIR1
PIE1
MEMCON
OSCTUNE
TRISJ
TRISH
TRISG
TRISF
TRISE
TRISD
TRISC
TRISB
TRISA
LATJ
LATH
LATG
LATF
LATE
LATD
LATC
LATB
LATA
Legend:
Note
File Name
(2)
(2)
(2)
(2)
1:
2:
3:
4:
5:
6:
7:
(2)
x = unknown, u = unchanged, - = unimplemented, q = value depends on condition
The SBOREN bit is only available when the BOREN1:BOREN0 configuration bits = 01; otherwise, this bit reads as ‘0’.
These registers and/or bits are not implemented on 64-pin devices and are read as
individual unimplemented bits should be interpreted as ‘-’.
The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as
INTOSC Modes”.
RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes.
When disabled, these bits read as ‘0’.
RG5 and LATG5 are only available when Master Clear is disabled (MCLRE configuration bit = 0); otherwise, RG5 and LATG5 read as
Bit 7 and Bit 6 are cleared by user software or by a POR.
Bit 21 of TBLPTRU allows access to the device configuration bits.
EUSART1 Baud Rate Generator Register Low Byte
EUSART1 Receive Register
EUSART1 Transmit Register
EEPROM Address Register Low Byte
EEPROM Data Register
EEPROM Control Register 2 (not a physical register)
TRISA7
LATA7
OSCFIP
OSCFIE
INTSRC
SSP2IP
SSP2IE
OSCFIF
TRISH7
TRISD7
TRISC7
EEPGD
SSP2IF
TRISJ7
TRISF7
TRISE7
TRISB7
EBDIS
LATH7
LATD7
LATC7
CSRC
PSPIP
PSPIF
PSPIE
LATJ7
LATF7
LATE7
LATB7
SPEN
Bit 7
IBF
REGISTER FILE SUMMARY (CONTINUED)
(4)
(4)
TRISA6
PLLEN
LATA6
TRISH6
TRISD6
TRISC6
BCL2IP
BCL2IF
BCL2IE
TRISF6
TRISE6
TRISB6
TRISJ6
LATH6
LATD6
LATC6
LATF6
LATE6
LATB6
CFGS
LATJ6
CMIP
CMIF
CMIE
Bit 6
ADIP
ADIF
ADIE
OBF
TX9
RX9
(4)
(3)
(4)
LATG5
TRISH5
TRISF5
TRISE5
TRISD5
TRISC5
TRISB5
TRISA5
TRISJ5
RC2IP
RC2IE
RC1IP
RC1IE
WAIT1
LATH5
LATF5
LATE5
LATD5
LATC5
LATB5
LATA5
SREN
RC2IF
RC1IF
LATJ5
TXEN
IBOV
Bit 5
(5)
PSPMODE
TRISH4
TRISG4
TRISE4
TRISD4
TRISC4
TRISB4
TRISA4
TRISJ4
TRISF4
WAIT0
LATH4
LATG4
LATE4
LATD4
LATC4
LATB4
SYNC
CREN
TX2IP
TX2IE
LATJ4
LATF4
LATA4
FREE
TX2IF
TX1IP
TX1IF
TX1IE
TUN4
EEIP
EEIE
Bit 4
EEIF
Preliminary
WRERR
TMR4IP
TMR4IF
TMR4IE
TRISH3
TRISG3
TRISD3
TRISC3
SENDB
ADDEN
BCL1IP
BCL1IF
BCL1IE
SSP1IP
SSP1IF
SSP1IE
TRISF3
TRISE3
TRISB3
TRISA3
TRISJ3
LATH3
LATG3
LATD3
LATC3
LATF3
LATE3
LATB3
LATA3
LATJ3
TUN3
Bit 3
CCP5IP
CCP5IF
CCP5IE
CCP1IP
CCP1IF
CCP1IE
TRISH2
TRISG2
TRISD2
TRISC2
HLVDIP
HLVDIF
HLVDIE
TRISF2
TRISE2
TRISB2
TRISA2
TRISJ2
WREN
LATG2
BRGH
LATH2
LATF2
LATE2
LATD2
LATC2
LATB2
LATA2
FERR
LATJ2
TUN2
Bit 2
0
. Reset values are shown for 80-pin devices;
EEPROM Address
Register High Byte
CCP4IP
CCP4IE
TMR3IP
TMR3IF
TMR3IE
TMR2IP
TMR2IF
TMR2IE
CCP4IF
TRISH1
TRISG1
TRISE1
TRISD1
TRISC1
TRISB1
TRISA1
TRISJ1
TRISF1
LATG1
LATH1
LATF1
LATE1
LATD1
LATC1
LATB1
LATA1
TRMT
OERR
LATJ1
TUN1
WM1
Bit 1
WR
 2004 Microchip Technology Inc.
TMR1IP
TMR1IE
CCP3IP
CCP3IF
CCP3IE
CCP2IP
CCP2IF
CCP2IE
TMR1IF
TRISH0
TRISG0
TRISE0
TRISD0
TRISC0
TRISB0
TRISA0
TRISJ0
TRISF0
LATH0
LATG0
LATE0
LATD0
LATC0
LATB0
LATJ0
LATF0
LATA0
RX9D
TUN0
TX9D
WM0
Bit 0
0
RD
. See Section 2.6.4 “PLL in
0000 ----
0000 0000
0000 0000
0000 0000
0000 0010
0000 000x
---- --00
0000 0000
0000 0000
0000 0000
xx-0 x000
1111 1111
0000 0000
0000 0000
11-1 1111
00-0 0000
00-0 0000
1111 1111
0000 0000
0000 0000
0-00 --00
00-0 0000
1111 1111
1111 1111
---1 1111
1111 1111
1111 1111
1111 1111
1111 1111
1111 1111
1111 1111
xxxx xxxx
xxxx xxxx
--xx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
POR, BOR
Value on
on page:
Details
59, 252
59, 252
59, 260
59, 257
59, 248
59, 249
60, 131
60, 125
60, 128
60, 131
60, 125
60, 128
60, 130
60, 124
60, 127
60, 157
60, 155
60, 153
60, 150
60, 148
60, 143
60, 140
60, 137
60, 135
60, 156
60, 154
60, 151
60, 149
60, 146
60, 143
60, 140
60, 137
60, 135
59, 111
59, 111
59, 111
59, 88
59, 89
60, 96
35, 60
0
.

Related parts for PIC18F6622-I/PT