C8051F305-GM Silicon Laboratories Inc, C8051F305-GM Datasheet - Page 127

IC 8051 MCU 2K FLASH 11QFN

C8051F305-GM

Manufacturer Part Number
C8051F305-GM
Description
IC 8051 MCU 2K FLASH 11QFN
Manufacturer
Silicon Laboratories Inc
Series
C8051F30xr
Datasheets

Specifications of C8051F305-GM

Program Memory Type
FLASH
Program Memory Size
2KB (2K x 8)
Package / Case
11-VQFN
Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
SMBus (2-Wire/I²C), UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F3x
Core
8051
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
I2C/SMBus/UART
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
8
Number Of Timers
3
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F300DK
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 8 Channel
No. Of I/o's
8
Ram Memory Size
256Byte
Cpu Speed
25MHz
No. Of Timers
3
Rohs Compliant
Yes
Package
11QFN EP
Device Core
8051
Family Name
C8051F30x
Maximum Speed
25 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1006 - ISP 4PORT FOR SILABS C8051F MCU336-1444 - ADAPTER PROGRAM TOOLSTICK F300
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1251

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F305-GM
Manufacturer:
SiliconL
Quantity:
162
Part Number:
C8051F305-GMR
Manufacturer:
SILICONLABS/芯科
Quantity:
20 000
Company:
Part Number:
C8051F305-GMR
Quantity:
1 061
13.6. SMBus Status Decoding
The current SMBus status can be easily decoded using the SMB0CN register. In the table below, STATUS
VECTOR refers to the four upper bits of SMB0CN: MASTER, TXMODE, STA, and STO. Note that the
shown response options are only the typical responses; application-specific procedures are allowed as
long as they conform with the SMBus specification. Highlighted responses are allowed but do not conform
to the SMBus specification.
1110
1100
Values Read
0
0
0
0
0
0
X A master START was generated. Load slave address + R/W
0 A master data or address byte
1 A master data or address byte
was transmitted; NACK received.
was transmitted; ACK received.
Table 13.4. SMBus Status Decoding
Current SMbus State
Rev. 2.9
into SMB0DAT.
Set STA to restart transfer.
Abort transfer.
Load next data byte into
SMB0DAT
End transfer with STOP
End transfer with STOP and
start another transfer.
Send repeated START
Switch to Master Receiver
Mode (clear SI without writ-
ing new data to SMB0DAT).
Typical Response Options
C8051F300/1/2/3/4/5
0
1
0
0
0
1
1
0
Written
Values
0
0
1
0
1
1
0
0
X
X
X
X
X
X
X
X
127

Related parts for C8051F305-GM