AT89LP216-20PU Atmel, AT89LP216-20PU Datasheet - Page 12

no-image

AT89LP216-20PU

Manufacturer Part Number
AT89LP216-20PU
Description
MCU 8051 2K FLASH 20MHZ 16-PDIP
Manufacturer
Atmel
Series
89LPr
Datasheet

Specifications of AT89LP216-20PU

Core Processor
8051
Core Size
8-Bit
Speed
20MHz
Connectivity
SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
14
Program Memory Size
2KB (2K x 8)
Program Memory Type
FLASH
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
16-DIP (0.300", 7.62mm)
Processor Series
AT89x
Core
8051
Data Bus Width
8 bit
Data Ram Size
128 B
Interface Type
UART, SPI
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
14
Number Of Timers
2
Operating Supply Voltage
2.4 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
AT89ISP
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
9.2
9.3
9.4
12
External Clock Source
Internal RC Oscillator
System Clock Out
AT89LP216
The external clock option disables the oscillator amplifier and allows XTAL1 to be driven directly
by the clock source as shown in
or configured to output a divided version of the system clock.
Figure 9-2.
The AT89LP216 has an internal RC oscillator tuned to 8.0 MHz ±1.0% at 5.0V and 25⋅ C. When
enabled as the clock source, XTAL1 and XTAL2 may be used as P3.2 and P3.3, respectively.
The XTAL2 may also be configured to output a divided version of the system clock. The fre-
quency of the oscillator may be adjusted by changing the RC Adjust Fuses.
Configuration Fuses” on page
of the Atmel Signature.
When the AT89LP216 is configured to use either an external clock or the internal RC oscillator,
a divided version of the system clock may be output on XTAL2 (P3.3). The Clock Out feature is
enabled by setting the COE bit in CLKREG. The two CDV bits determine the clock divide ratio.
For example, setting COE = “1” and CDIV = “00” when using the internal oscillator will result in a
4.0 MHz clock output on P3.3. P3.3 must be configured as an output in order to use the clock out
feature.
External Clock Drive Configuration
71.) A copy of the initial factory setting is stored at location 0007h
Figure
OSCILLATOR
NC, GPIO, or
EXTERNAL
CLKOUT
SIGNAL
9-2. XTAL2 may be left unconnected, used as P3.3 I/O,
XTAL2 (P3.3)
XTAL1 (P3.2)
GND
3621E–MICRO–11/10
(See “User

Related parts for AT89LP216-20PU