PIC18LF26J50-I/ML Microchip Technology, PIC18LF26J50-I/ML Datasheet - Page 2

IC PIC MCU FLASH 64K 2V 28-QFN

PIC18LF26J50-I/ML

Manufacturer Part Number
PIC18LF26J50-I/ML
Description
IC PIC MCU FLASH 64K 2V 28-QFN
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr

Specifications of PIC18LF26J50-I/ML

Program Memory Type
FLASH
Program Memory Size
64KB (32K x 16)
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
16
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18LF
Core
PIC
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
EUSART, I2C, SPI
Maximum Clock Frequency
31 KHz
Number Of Programmable I/os
16
Number Of Timers
5
Operating Supply Voltage
2 V to 3.6 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM183032, DV164136, MA180024, DM183022
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 10 Channel
A/d Bit Size
10 bit
A/d Channels Available
10
Height
0.88 mm
Length
6 mm
Supply Voltage (max)
2.75 V, 3.6 V
Supply Voltage (min)
2 V
Width
6 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18LF26J50-I/ML
Manufacturer:
MICROCHIP
Quantity:
4 000
PIC18F46J50 FAMILY
TABLE 2:
DS80436C-page 2
MSSP
MSSP
EUSART
A/D
PMP
Low-Power
modes
DC
Characteristics
A/D
CTMU
Note 1:
Module
Only those issues indicated in the last column apply to the current silicon revision.
SILICON ISSUE SUMMARY
I
Modes
I
Enable/Dis-
able
F
Clock
PSP
Deep Sleep
Supply Volt-
age
Band Gap
Reference
Constant
Current
2
2
OSC
C™
C Slave
Feature
/2
Number
Item
1.
2.
3.
4.
5.
6.
7.
8.
9.
Must keep LATB<5:4> bits clear.
Module may not receive the correct data if there
is a delay in reading SSPxBUF after SSPxIF
interrupt.
If interrupts are enabled, a 2 T
after re-enabling the module.
F
linearity error limits.
Incorrect data capture in Slave modes.
Wake-up events that occur during Deep Sleep
entry may not generate an event.
Minimum operating voltage (V
“F” devices is 2.25V.
At high V
conversion on Channel 15 could have issues.
Low voltages turn off constant current source.
OSC
/2 A/D Conversion mode may not meet
DD
voltages, performing an A/D
Issue Summary
DD
CY
) parameter for
delay needed
 2010 Microchip Technology Inc.
Revisions
A2
X
X
X
X
X
X
X
X
X
Affected
A4
(1)
X
X
X
X
X

Related parts for PIC18LF26J50-I/ML