MC9S08DV96CLF Freescale Semiconductor, MC9S08DV96CLF Datasheet - Page 177

no-image

MC9S08DV96CLF

Manufacturer Part Number
MC9S08DV96CLF
Description
MCU 8BIT 96K FLASH 48-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheets

Specifications of MC9S08DV96CLF

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
CAN, I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
39
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 16x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
48-LQFP
Processor Series
S08DV
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
4 KB
Interface Type
CAN, I2C, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
87
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMO9S08DZ60
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 24 Channel
A/d Bit Size
12 bit
A/d Channels Available
24
Height
1.4 mm
Length
7 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.7 V
Width
7 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08DV96CLF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
8.3.6
Freescale Semiconductor
dco_select
DMX32
DRST
Field
DRS
7:6
4:1
5
0
Reset:
W
R
MCG Test and Control Register (MCGT)
Reserved for test, user code should not write 1’s to these bits.
DCO Maximum frequency with 32.768 kHz reference — The DMX32 bit controls whether or not the DCO
frequency range is narrowed to its maximum frequency with a 32.768 kHz reference. See
0 DCO has default range of 25%.
1 DCO is fined tuned for maximum frequency with 32.768 kHz reference.
Reserved for test, user code should not write 1’s to these bits.
DCO Range Status — The DRST read bit indicates the current frequency range for the FLL output, DCOOUT.
See
synchronization between clock domains. The DRST bit is not valid in BLPI, BLPE, PBE or PEE mode and it reads
zero regardless of the DCO range selected by the DRS bit.
DCO Range Select — The DRS bit selects the frequency range for the FLL output, DCOOUT. Writes to the DRS
bit while either the LP or PLLS bit is set are ignored.
0 Low range.
1 Mid range.
Table
1
7
0
0
DRS DMX32
The resulting bus clock frequency should not exceed the maximum specified bus
clock frequency of the device.
0
1
8-9. The DRST bit does not update immediately after a write to the DRS field due to internal
Table 8-8. MCG Test and Control Register Field Descriptions
Figure 8-8. MCG Test and Control Register (MCGT)
0
1
0
1
0
0
6
31.25 - 39.0625 kHz
31.25 - 39.0625 kHz
MC9S08DZ128 Series Data Sheet, Rev. 1
Reference range
Table 8-9. DCO frequency range
DMX32
0
5
32.768 kHz
32.768 kHz
0
0
4
Description
FLL factor
1024
1216
512
608
Chapter 8 Multi-Purpose Clock Generator (S08MCGV2)
0
0
3
1
0
0
2
DCO range
16 - 20 MHz
32 - 40 MHz
19.92 MHz
39.85 MHz
0
0
1
Table
8-9.
DRST
DRS
1
0
177

Related parts for MC9S08DV96CLF