M38039G6HSP#U0 Renesas Electronics America, M38039G6HSP#U0 Datasheet - Page 60

IC 740/3803 MCU QZROM 64DIP

M38039G6HSP#U0

Manufacturer Part Number
M38039G6HSP#U0
Description
IC 740/3803 MCU QZROM 64DIP
Manufacturer
Renesas Electronics America
Series
740/38000r
Datasheet

Specifications of M38039G6HSP#U0

Core Processor
740
Core Size
8-Bit
Speed
16.8MHz
Connectivity
SIO, UART/USART
Peripherals
LED, PWM, WDT
Number Of I /o
56
Program Memory Size
24KB (24K x 8)
Program Memory Type
QzROM
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
64-SDIP (0.750", 19.05mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
3803 Group (Spec.H QzROM version)
REJ03B0166-0113 Rev.1.13
Page 58 of 100
<Notes concerning serial I/O3>
1. Notes when selecting clock synchronous serial I/O
1.1 Stop of transmission operation
• Note
• Reason
1.2 Stop of receive operation
• Note
1.3 Stop of transmit/receive operation
• Note
• Reason
Clear the serial I/O3 enable bit and the transmit enable bit to
“0” (serial I/O and transmit disabled).
Since transmission is not stopped and the transmission circuit
is not initialized even if only the serial I/O3 enable bit is
cleared to “0” (serial I/O disabled), the internal transmission is
running (in this case, since pins T
S
output). When data is written to the transmit buffer register 3
in this state, data starts to be shifted to the transmit shift
register 3. When the serial I/O3 enable bit is set to “1” at this
time, the data during internally shifting is output to the T
pin and an operation failure occurs.
Clear the receive enable bit to “0” (receive disabled), or clear
the serial I/O3 enable bit to “0” (serial I/O disabled).
Clear both the transmit enable bit and receive enable bit to “0”
(transmit and receive disabled).
(when data is transmitted and received in the clock
synchronous serial I/O mode, any one of data transmission and
reception cannot be stopped.)
In the clock synchronous serial I/O mode, the same clock is
used for transmission and reception. If any one of transmission
and reception is disabled, a bit error occurs because
transmission and reception cannot be synchronized.
In this mode, the clock circuit of the transmission circuit also
operates for data reception. Accordingly, the transmission
circuit does not stop by clearing only the transmit enable bit to
“0” (transmit disabled). Also, the transmission circuit is not
initialized by clearing the serial I/O3 enable bit to “0” (serial
I/O disabled) (refer to 1.1).
RDY3
function as I/O ports, the transmission data is not
Aug 21, 2009
X
D
3
, R
X
D
3
, S
CLK3
, and
X
D
3
2. Notes when selecting clock asynchronous serial I/O
2.1 Stop of transmission operation
• Note
• Reason
2.2 Stop of receive operation
• Note
2.3 Stop of transmit/receive operation
• Note 1 (only transmission operation is stopped)
• Reason
• Note 2 (only receive operation is stopped)
Clear the transmit enable bit to “0” (transmit disabled). The
transmission operation does not stop by clearing the serial
I/O3 enable bit to “0”.
Since transmission is not stopped and the transmission circuit
is not initialized even if only the serial I/O3 enable bit is
cleared to “0” (serial I/O disabled), the internal transmission is
running (in this case, since pins T
S
output). When data is written to the transmit buffer register 3
in this state, data starts to be shifted to the transmit shift
register 3. When the serial I/O3 enable bit is set to “1” at this
time, the data during internally shifting is output to the T
pin and an operation failure occurs.
Clear the receive enable bit to “0” (receive disabled).
Clear the transmit enable bit to “0” (transmit disabled). The
transmission operation does not stop by clearing the serial
I/O3 enable bit to “0”.
Since transmission is not stopped and the transmission circuit
is not initialized even if only the serial I/O3 enable bit is
cleared to “0” (serial I/O disabled), the internal transmission is
running (in this case, since pins T
S
output). When data is written to the transmit buffer register 3
in this state, data starts to be shifted to the transmit shift
register 3. When the serial I/O3 enable bit is set to “1” at this
time, the data during internally shifting is output to the T
pin and an operation failure occurs.
Clear the receive enable bit to “0” (receive disabled).
RDY3
RDY3
function as I/O ports, the transmission data is not
function as I/O ports, the transmission data is not
X
X
D
D
3
3
, R
, R
X
X
D
D
3
3
, S
, S
CLK3
CLK3
, and
, and
X
X
D
D
3
3

Related parts for M38039G6HSP#U0